

# Generic IC EMC Test Specification Version 2.1

# General tests conditions Standard Test Methods Coupling – Decoupling - Networks

RF Emission &DPI, 150RRF ImmunityAUTOMOTIVE ICS

PCB layout, evaluation scheme, network definition, loading, operating point

Power Driver, µController, Sensors,

Configuration, Initialization, Stimulation, Monitoring, Characterization

Transient Pulses & System ESD Workflow Setups, Operation Modes IC Function Modules, Test Report Specification Application

May 2017 German Electrical and Electronic Manufacturers' Association



#### Imprint

#### Generic IC EMC Test Specification Version 2.1 Published by:

ZVEI - German Electrical and Electronic Manufacturers' Association Electrical Components and Systems Division Lyoner Strasse 9 60528 Frankfurt am Main, Germany

Responsible: Dr.-Ing. Rolf Winter Phone: +49 69 6302-402 E-mail: <u>winter@zvei.org</u>

#### Authors:

This specification version 2.1 was created by the following company's experts, **Robert Bosch GmbH:** Dr. Wolfgang Pfaff, Michael Bischoff, Frank Brandl, Dr. Carsten Hermann, **Infineon Technologies AG:** Dr. Frank Klotz, Thomas Steinecke, Markus Unger **Continental Automotive GmbH:** Felix Müller, Christian Rödig, Gerhard Schmid.

July 2017

#### Conditions of use:

This document may be reproduced free of charge in any format or medium provided it is reproduced accurately and is not used in a misleading context.

This document may also be revised and reproduced in a revised form, provided that any changes have been made visible as such.

Every effort was made to ensure that the information given herein is accurate, but no legal responsibility is accepted for any errors, omissions or misleading statements in this information.

The document can be found at: http://www.zvei.org/generic-ic-emc-test-specification

| 1 | SCO                                                                                                                                                                                                                  | SCOPE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                          |  |  |  |  |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 2 | 2 NORMATIVE REFERENCE                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                          |  |  |  |  |
|   | 2.1                                                                                                                                                                                                                  | International standards                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 7                                                                                                                                                        |  |  |  |  |
|   | 2.2                                                                                                                                                                                                                  | Other relevant documents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 8                                                                                                                                                        |  |  |  |  |
|   | 2.3                                                                                                                                                                                                                  | Internet references                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 8                                                                                                                                                        |  |  |  |  |
| 3 | DEFI                                                                                                                                                                                                                 | NITIONS AND ABBREVIATIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 9                                                                                                                                                        |  |  |  |  |
|   | 3.1                                                                                                                                                                                                                  | Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 9                                                                                                                                                        |  |  |  |  |
|   | 3.2                                                                                                                                                                                                                  | Abbreviations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 11                                                                                                                                                       |  |  |  |  |
| 4 | GENE                                                                                                                                                                                                                 | RAL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 12                                                                                                                                                       |  |  |  |  |
|   | 4.1                                                                                                                                                                                                                  | Objective                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 12                                                                                                                                                       |  |  |  |  |
|   | 4.2                                                                                                                                                                                                                  | Workflow for selection and test                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 13                                                                                                                                                       |  |  |  |  |
| 5 | TEST                                                                                                                                                                                                                 | DEFINITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 14                                                                                                                                                       |  |  |  |  |
|   | 5.1                                                                                                                                                                                                                  | Test methods                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 14                                                                                                                                                       |  |  |  |  |
|   | 5.1.1                                                                                                                                                                                                                | Conducted RF test methods                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 14                                                                                                                                                       |  |  |  |  |
|   | 5.1.2                                                                                                                                                                                                                | Radiated RF test methods                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 14                                                                                                                                                       |  |  |  |  |
|   | 5.1.3                                                                                                                                                                                                                | Transient pulse test methods                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 14                                                                                                                                                       |  |  |  |  |
|   | 5.1.4                                                                                                                                                                                                                | ESD Test methods                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 14                                                                                                                                                       |  |  |  |  |
|   | 5.2                                                                                                                                                                                                                  | lest parameters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 15                                                                                                                                                       |  |  |  |  |
|   | 5.2.1                                                                                                                                                                                                                | RE Emission: Bandwidths and frequency step sizes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | נו<br>15                                                                                                                                                 |  |  |  |  |
|   | 523                                                                                                                                                                                                                  | Immunity against RF disturbances                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10<br>16                                                                                                                                                 |  |  |  |  |
|   | 5.2.4                                                                                                                                                                                                                | Immunity against transient pulses                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 17                                                                                                                                                       |  |  |  |  |
|   | 5.2.5                                                                                                                                                                                                                | Immunity against ESD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 18                                                                                                                                                       |  |  |  |  |
| 6 | IC FU                                                                                                                                                                                                                | NCTION MODULES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 19                                                                                                                                                       |  |  |  |  |
|   |                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                          |  |  |  |  |
|   | 61                                                                                                                                                                                                                   | General                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 19                                                                                                                                                       |  |  |  |  |
|   | 6.1<br>6.2                                                                                                                                                                                                           | General Port module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 19<br>19                                                                                                                                                 |  |  |  |  |
|   | 6.1<br>6.2<br>6.3                                                                                                                                                                                                    | General Port module Supply module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 19<br>19<br>20                                                                                                                                           |  |  |  |  |
|   | 6.1<br>6.2<br>6.3<br>6.4                                                                                                                                                                                             | General<br>Port module<br>Supply module<br>Core module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 19<br>19<br>20<br>21                                                                                                                                     |  |  |  |  |
|   | 6.1<br>6.2<br>6.3<br>6.4<br>6.5                                                                                                                                                                                      | General<br>Port module<br>Supply module<br>Core module<br>Oscillator module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 19<br>19<br>20<br>21<br>22                                                                                                                               |  |  |  |  |
|   | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6                                                                                                                                                                               | General<br>Port module<br>Supply module<br>Core module<br>Oscillator module<br>Splitting ICs into IC function modules                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 19<br>19<br>20<br>21<br>22<br>23                                                                                                                         |  |  |  |  |
|   | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.6.1                                                                                                                                                                      | General<br>Port module<br>Supply module<br>Core module<br>Oscillator module<br>Splitting ICs into IC function modules                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 19<br>19<br>20<br>21<br>22<br>23<br>23                                                                                                                   |  |  |  |  |
|   | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.6.1<br>6.6.2                                                                                                                                                             | General<br>Port module<br>Supply module<br>Core module<br>Oscillator module<br>Splitting ICs into IC function modules<br>Matrix for splitting ICs<br>Example of an IC built up with IC function modules                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 19<br>19<br>20<br>21<br>22<br>23<br>23<br>24                                                                                                             |  |  |  |  |
| 7 | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br><i>6.6.1</i><br><i>6.6.2</i><br>SELE                                                                                                                                       | General<br>Port module<br>Supply module<br>Core module<br>Oscillator module<br>Splitting ICs into IC function modules<br>Matrix for splitting ICs<br>Example of an IC built up with IC function modules<br>CTION GUIDE FOR TEST CONFIGURATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 19<br>19<br>20<br>21<br>22<br>23<br>23<br>24<br>25                                                                                                       |  |  |  |  |
| 7 | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.6.1<br>6.6.2<br>SELE<br>7.1                                                                                                                                              | General<br>Port module<br>Supply module<br>Core module<br>Oscillator module<br>Splitting ICs into IC function modules<br>Matrix for splitting ICs<br>Example of an IC built up with IC function modules<br>CTION GUIDE FOR TEST CONFIGURATION<br>Conducted tests                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 19<br>19<br>20<br>21<br>23<br>23<br>24<br>25<br>25                                                                                                       |  |  |  |  |
| 7 | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.6.1<br>6.6.2<br>SELE<br>7.1<br>7.1.1                                                                                                                                     | General<br>Port module<br>Supply module<br>Core module<br>Oscillator module<br>Splitting ICs into IC function modules<br>Matrix for splitting ICs<br>Example of an IC built up with IC function modules<br>CTION GUIDE FOR TEST CONFIGURATION<br>Conducted tests<br>Pin selection for conducted RF emission and RF immunity tests                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 19<br>20<br>21<br>23<br>23<br>23<br>24<br>25<br>25<br>25                                                                                                 |  |  |  |  |
| 7 | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.6.1<br>6.6.2<br>SELE<br>7.1<br>7.1.1<br>7.1.2                                                                                                                            | General<br>Port module<br>Supply module<br>Core module<br>Oscillator module<br>Splitting ICs into IC function modules<br>Matrix for splitting ICs<br>Example of an IC built up with IC function modules<br>CTION GUIDE FOR TEST CONFIGURATION<br>Conducted tests<br>Pin selection for conducted RF emission and RF immunity tests<br>Coupling and injection points                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 19<br>20<br>21<br>22<br>23<br>23<br>23<br>25<br>25<br>25                                                                                                 |  |  |  |  |
| 7 | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.6.1<br>6.6.2<br>SELE<br>7.1<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4                                                                                                          | General<br>Port module<br>Supply module<br>Core module<br>Oscillator module<br>Splitting ICs into IC function modules<br>Matrix for splitting ICs<br>Example of an IC built up with IC function modules<br>CTION GUIDE FOR TEST CONFIGURATION<br>Conducted tests<br>Pin selection for conducted RF emission and RF immunity tests<br>Configuration for conducted RF emission tests<br>Configuration for conducted RF emission tests<br>Configuration for conducted RF emission tests                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 19<br>19<br>20<br>21<br>22<br>23<br>23<br>23<br>24<br>25<br>25<br>25<br>25                                                                               |  |  |  |  |
| 7 | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.6.1<br>6.6.2<br>SELE<br>7.1<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.4                                                                                                 | General<br>Port module<br>Supply module<br>Core module<br>Oscillator module<br>Splitting ICs into IC function modules<br>Matrix for splitting ICs<br>Example of an IC built up with IC function modules<br>CTION GUIDE FOR TEST CONFIGURATION<br>Conducted tests<br>Pin selection for conducted RF emission and RF immunity tests<br>Coupling and injection points<br>Configuration for conducted RF emission tests<br>Configuration for conducted RF immunity tests<br>Pin selection for conducted RF emission tests<br>Configuration for conducted RF immunity tests<br>Pin selection for conducted RF immunity tests                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 19<br>19<br>20<br>21<br>22<br>23<br>23<br>23<br>23<br>25<br>25<br>25<br>25<br>26<br>27                                                                   |  |  |  |  |
| 7 | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.6.1<br>6.6.2<br>SELE<br>7.1<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6                                                                                        | General                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 19<br>20<br>21<br>22<br>23<br>23<br>23<br>23<br>24<br>25<br>25<br>25<br>26<br>27<br>28<br>30                                                             |  |  |  |  |
| 7 | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.6.1<br>6.6.2<br>SELE<br>7.1<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.7                                                                               | General<br>Port module<br>Supply module<br>Core module<br>Oscillator module<br>Splitting ICs into IC function modules<br>Matrix for splitting ICs<br>Example of an IC built up with IC function modules<br>Example of an IC built up with IC function modules<br>CTION GUIDE FOR TEST CONFIGURATION<br>Conducted tests<br>Pin selection for conducted RF emission and RF immunity tests<br>Coupling and injection points<br>Configuration for conducted RF emission tests<br>Configuration for conducted RF immunity tests<br>Pin selection for conducted transient pulse immunity tests<br>Configuration for conducted transient pulse immunity tests<br>Pin selection for unpowered system level ESD tests                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 19<br>20<br>21<br>22<br>23<br>23<br>23<br>25<br>25<br>25<br>25<br>25<br>25<br>26<br>27<br>28<br>30<br>31                                                 |  |  |  |  |
| 7 | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.6.1<br>6.6.2<br>SELE<br>7.1<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.6<br>7.1.7<br>7.1.8                                                             | General                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 19<br>29<br>21<br>22<br>23<br>23<br>23<br>23<br>25<br>25<br>25<br>26<br>27<br>28<br>30<br>31<br>31                                                       |  |  |  |  |
| 7 | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.6.1<br>6.6.2<br>SELE<br>7.1<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.7<br>7.1.8<br>7.2                                                               | General                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 19<br>20<br>21<br>22<br>23<br>23<br>23<br>23<br>23<br>23<br>25<br>25<br>25<br>25<br>25<br>26<br>30<br>31<br>31<br>31                                     |  |  |  |  |
| 7 | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.6.1<br>6.6.2<br>SELE<br>7.1<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.7<br>7.1.8<br>7.2.1<br>7.2.1                                                    | General         Port module         Supply module         Core module         Oscillator module         Splitting ICs into IC function modules         Matrix for splitting ICs         Example of an IC built up with IC function modules         CTION GUIDE FOR TEST CONFIGURATION         Conducted tests         Pin selection for conducted RF emission and RF immunity tests         Configuration for conducted RF emission tests         Configuration for conducted RF immunity tests         Pin selection for conducted transient pulse immunity tests         Pin selection for conducted transient pulse immunity tests         Configuration for conducted transient pulse immunity tests         Pin selection for unpowered system level ESD tests         Configuration for unpowered system level ESD tests         Radiated tests         Criteria for performing radiated emission and immunity tests | 19<br>19<br>20<br>21<br>22<br>23<br>23<br>23<br>23<br>25<br>25<br>25<br>25<br>25<br>25<br>25<br>27<br>28<br>30<br>31<br>31<br>31                         |  |  |  |  |
| 7 | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.6.1<br>6.6.2<br>SELE<br>7.1<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.6<br>7.1.7<br>7.1.8<br>7.2.2<br>7.2.2                                           | General         Port module         Supply module         Core module         Oscillator module         Splitting ICs into IC function modules         Matrix for splitting ICs         Example of an IC built up with IC function modules         CTION GUIDE FOR TEST CONFIGURATION         Conducted tests         Pin selection for conducted RF emission and RF immunity tests         Configuration for conducted RF emission tests         Configuration for conducted RF emission tests         Configuration for conducted RF emission tests         Configuration for conducted transient pulse immunity tests         Pin selection for conducted transient pulse immunity tests         Pin selection for unpowered system level ESD tests         Configuration for unpowered system level ESD tests         Configuration for unpowered system level ESD tests         Radiated tests         Criteria for performing radiated emission and immunity tests         Test configuration for radiated emission                                                                                                                                                                                                         | 19<br>20<br>21<br>22<br>23<br>23<br>23<br>23<br>23<br>23<br>25<br>25<br>25<br>25<br>25<br>25<br>26<br>30<br>31<br>31<br>31                               |  |  |  |  |
| 7 | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.6.1<br>6.6.2<br>SELE<br>7.1<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.7<br>7.1.8<br>7.2.1<br>7.2.1<br>7.2.3                                           | General         Port module         Supply module         Core module         Oscillator module         Splitting ICs into IC function modules         Matrix for splitting ICs         Example of an IC built up with IC function modules         CTION GUIDE FOR TEST CONFIGURATION         Conducted tests         Pin selection for conducted RF emission and RF immunity tests         Configuration for conducted RF emission tests         Configuration for conducted RF immunity tests         Pin selection for conducted RF immunity tests         Pin selection for conducted transient pulse immunity tests         Pin selection for conducted transient pulse immunity tests         Pin selection for unpowered system level ESD tests         Configuration for unpowered system level ESD tests         Configuration for radiated emission and immunity tests         Test configuration for radiated emission                                                                                                                                                                                                                                                                                                 | 19<br>20<br>21<br>22<br>23<br>23<br>23<br>23<br>23<br>23<br>25<br>25<br>25<br>25<br>26<br>27<br>28<br>31<br>31<br>31<br>31                               |  |  |  |  |
| 7 | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.6.1<br>6.6.2<br>SELE<br>7.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.7<br>7.1.8<br>7.2.1<br>7.2.1<br>7.2.1<br>7.2.3<br>TEST                                   | General         Port module         Supply module         Core module         Oscillator module         Splitting ICs into IC function modules         Matrix for splitting ICs         Example of an IC built up with IC function modules         CTION GUIDE FOR TEST CONFIGURATION         Conducted tests         Pin selection for conducted RF emission and RF immunity tests         Configuration for conducted RF emission tests         Configuration for conducted RF immunity tests         Pin selection for conducted RF emission tests         Configuration for conducted RF immunity tests         Pin selection for conducted transient pulse immunity tests         Pin selection for conducted transient pulse immunity tests         Pin selection for unpowered system level ESD tests         Configuration for unpowered system level ESD tests         Radiated tests         Criteria for performing radiated emission and immunity tests         Test configuration for radiated emission         Test configuration for radiated immunity         AND MEASUREMENT NETWORKS                                                                                                                            | 19<br>19<br>20<br>21<br>22<br>23<br>23<br>24<br>25<br>25<br>25<br>25<br>25<br>25<br>25<br>25<br>30<br>31<br>31<br>31<br>31<br>32                         |  |  |  |  |
| 7 | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.6.1<br>6.6.2<br>SELE<br>7.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.6<br>7.1.7<br>7.1.8<br>7.2<br>7.2.3<br>TEST<br>8.1                                       | General         Port module         Supply module         Core module         Oscillator module         Splitting ICs into IC function modules         Matrix for splitting ICs         Example of an IC built up with IC function modules         CTION GUIDE FOR TEST CONFIGURATION         Conducted tests         Pin selection for conducted RF emission and RF immunity tests         Configuration for conducted RF emission tests         Configuration for conducted RF immunity tests         Pin selection for conducted RF emission tests         Configuration for conducted transient pulse immunity tests         Pin selection for conducted transient pulse immunity tests         Pin selection for unpowered system level ESD tests         Configuration for unpowered system level ESD tests         Criteria for performing radiated emission and immunity tests         Test configuration for radiated emission         Test configuration for radiated immunity         AND MEASUREMENT NETWORKS         Emission and immunity tests                                                                                                                                                                     | 19<br>19<br>20<br>21<br>22<br>23<br>23<br>24<br>25<br>25<br>25<br>25<br>25<br>25<br>25<br>26<br>30<br>31<br>31<br>31<br>31<br>31<br>32<br>32             |  |  |  |  |
| 8 | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.6.1<br>6.6.2<br>SELE<br>7.1<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.7<br>7.1.8<br>7.2<br>7.2.1<br>7.2.2<br>7.2.3<br>TEST<br>8.1<br>8.1.1            | General         Port module         Supply module         Core module         Oscillator module         Splitting ICs into IC function modules         Matrix for splitting ICs         Example of an IC built up with IC function modules         CTION GUIDE FOR TEST CONFIGURATION         Conducted tests         Pin selection for conducted RF emission and RF immunity tests         Configuration for conducted RF emission tests         Configuration for conducted RF immunity tests         Pin selection for conducted RF immunity tests         Configuration for conducted transient pulse immunity tests         Pin selection for unpowered system level ESD tests         Configuration for unpowered system level ESD tests         Configuration for radiated emission and immunity tests         Pin selection for radiated emission         Criteria for performing radiated emission         Test configuration for radiated immunity         AND MEASUREMENT NETWORKS         Emission and immunity tests         Port module                                                                                                                                                                             | 19<br>19<br>20<br>21<br>23<br>23<br>23<br>24<br>25<br>25<br>25<br>25<br>25<br>25<br>26<br>31<br>31<br>31<br>31<br>31<br>32<br>32<br>32                   |  |  |  |  |
| 7 | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.6.1<br>6.6.2<br>SELE<br>7.1<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.7<br>7.1.8<br>7.2.1<br>7.2.1<br>7.2.1<br>7.2.3<br>TEST<br>8.1<br>8.1.1<br>8.1.1 | General         Port module         Supply module         Core module         Oscillator module         Splitting ICs into IC function modules         Matrix for splitting ICs         Example of an IC built up with IC function modules         CTION GUIDE FOR TEST CONFIGURATION         Conducted tests         Pin selection for conducted RF emission and RF immunity tests         Configuration for conducted RF emission tests         Configuration for conducted RF immunity tests         Pin selection for conducted RF immunity tests         Configuration for conducted transient pulse immunity tests         Configuration for conducted transient pulse immunity tests         Configuration for unpowered system level ESD tests         Radiated tests         Criteria for performing radiated emission and immunity tests         Test configuration for radiated emission         Test configuration for radiated immunity         AND MEASUREMENT NETWORKS         Emission and immunity tests         Port module         1.1         Line driver                                                                                                                                                     | 19<br>19<br>20<br>21<br>22<br>23<br>23<br>24<br>25<br>25<br>25<br>25<br>25<br>25<br>25<br>25<br>25<br>31<br>31<br>31<br>31<br>31<br>31<br>32<br>32<br>32 |  |  |  |  |

|    | 8.1.                   | 1.3 Symmetrical line driver                                              | 35               |
|----|------------------------|--------------------------------------------------------------------------|------------------|
|    | 8.1.                   | 1.4 Symmetrical line receiver                                            | 36               |
|    | 8.1.                   | 1.5 Regional driver                                                      | 37               |
|    | 8.1.                   | 1.6 Regional input                                                       | 39               |
|    | 81                     | 17 High side driver                                                      | 40               |
|    | 8.1                    | 1.8 Low side driver                                                      | 42               |
|    | 9.1.<br>9.1            | 1.9 PE antenna driver                                                    | <u>ح</u> ب       |
|    | 0.1.                   | 1.0 DE entenne receiver                                                  | 45               |
|    | 0.1.                   | 1.10 RF anterina receiver                                                | 45               |
|    | 8.1.2<br>8.1.3         | Supply module                                                            | 40<br>18         |
|    | 8.1.4                  | Oscillator module                                                        | 48               |
| 8  | 3.2                    | ESD test                                                                 | 49               |
|    | 8.2.1                  | Test network for unpowered system level ESD tests                        | 49               |
| 9  | TEST                   | SETUP                                                                    | 50               |
| ç  | 9.1                    | Signal decoupling for stimulus and monitoring                            | 50               |
|    | 9.1.1                  | Stimulus setup                                                           | 50               |
|    | 9.1.2                  | DUT Monitoring                                                           | 50               |
|    | 9.1.3                  | Monitoring setup                                                         | 51               |
|    | 9.1.4                  | Performance classes for immunity testing                                 | 52<br>52         |
|    | 7.Z<br>9 3             | IC strinline setun                                                       | 53<br>53         |
| ç  | ).0<br>).4             | System level ESD test setup                                              | 54               |
| ç  | 9.5                    | Test board                                                               | 54               |
|    | 9.5.1                  | General                                                                  | 54               |
|    | 9.5.2                  | RF emission and immunity                                                 | 54               |
|    | 9.5.3                  | I ransient puises                                                        | 55<br>55         |
|    | 9.5.4                  |                                                                          |                  |
| 10 | FUNC                   | TIONAL CONFIGURATIONS AND OPERATING MODES                                | 56               |
| 1  | 0.1                    | Test configuration for ICs without CPU                                   | 56               |
|    | 10.1.1                 | Emission test configuration                                              | 56               |
| -  | 10.1.2<br>1 <b>0.2</b> | Test configuration for ICs with CPU                                      | 00<br><b>0</b> 3 |
|    | 10.2.1                 | Software initialization for emission tests                               | 60               |
|    | 10.2.2                 | 2 Software initialization for immunity and transient voltage tests       | 63               |
|    | 10.2.3                 | 3 Software loop                                                          | 65               |
| 11 | EMC                    | LIMITS FOR AUTOMOTIVE ICS                                                | 66               |
| 1  | 1.1                    | RF emission                                                              | 66               |
|    | 11.1.1                 | Emission level scheme                                                    | 66               |
|    | 11.1.2                 | 2 General emission limit classes                                         | 67               |
|    | 11.1.3                 | B Emission limits for microcontrollers with external digital bus systems | 71               |
| 1  | 11.2                   | RF Immunity                                                              | /4               |
| 1  | 11.2.1<br> 13          | Pulse immunity                                                           | 74<br><b>7</b> 6 |
| 1  | 11.3.1                 | Preliminary pulse immunity limit classes 12 V                            |                  |
|    | 11.3.2                 | Preliminary pulse immunity limit classes 24V                             | 76               |
| 1  | 1.4                    | System level ESD                                                         | 77               |
|    | 11.4.1                 | Preliminary limits for unpowered system level ESD test                   | 77               |
| 12 |                        | IC SPECIFICATION                                                         | 78               |
| 13 | TEST                   | REPORT                                                                   | 78               |
| 14 |                        |                                                                          | 70               |
| 14 | CONT                   |                                                                          | /9               |

| ANNEX A | TEST NETWORK MODIFICATION (EMISSION, NORMATIVE)                         | . 80 |
|---------|-------------------------------------------------------------------------|------|
| A.1     | Start frequency calculation                                             | . 80 |
| ANNEX B | TEST DEFINITION FOR ICS WITH RF ANTENNA PINS (NORMATIVE)                | . 81 |
| B.1     | General                                                                 | . 81 |
| B.2     | GTEM-cell test board and setup for ICs with RF antenna port             | . 81 |
| B.2.1   | Radiated emission test                                                  | . 81 |
| B.2.2   | Radiated immunity test                                                  | . 82 |
| B.2.3   | Positioning and naming of the DUT in GTEM cell                          | . 82 |
| ANNEX C | LAYOUT RECOMMENDATION (INFORMATIVE)                                     | . 84 |
| C.1     | Several networks                                                        | . 84 |
| C.1.1   | Layout example of 150 $\Omega$ networks on 2 layer and multi layer PCB  | . 84 |
| C.1.2   | Layout example of 1 $\Omega$ network on 2 layer and multi layer PCB     | . 84 |
| C.1.3   | Layout example of DPI network on 2 layer and multi layer PCB            | . 85 |
| C.1.4   | Layout Example of a TEM cell test board                                 | . 85 |
| C.1.5   | Layout example for systems with IC types microcontroller, RAM and flash | 86   |
| C.2     | Multi method test board                                                 | . 86 |
| C.3     | Example of multi method test board for microcontrollers                 | . 86 |
| C.3.1   | Component side (top layer, components, power planes)                    | . 86 |
| C.3.2   | Inner layer 1 (mid layer 1, ground plane):                              | . 88 |
| C.3.3   | Inner layer 2 (mid layer 2, split power planes):                        | . 88 |
| C.3.4   | Inner layer 3 (mid layer 3, ground plane) :                             | . 89 |
| C.3.5   | Inner layer 4 (mid layer 4, signal wiring, split power plane):          | . 90 |
| C.3.6   | Bottom side (DUT, shielding GND for TEM-cell):                          | . 90 |
| C.4     | Layout examples of system level ESD test boards                         | . 91 |
| ANNEX D | TRACE IMPEDANCE CALCULATION (INFORMATIVE)                               | . 95 |
| D.1     | Equations for calculating micro stripline impedances                    | . 95 |
| D.1.1   | Micro stripline                                                         | . 95 |
| D.1.2   | Symmetrical stripline                                                   | . 95 |
| D.1.3   | Offset stripline                                                        | . 96 |
| ANNEX E | MODULATION DEFINITION FOR IMMUNITY TESTS (INFORMATIVE)                  | . 97 |
| ANNEX F | EXAMPLE OF AN IC EMC SPECIFICATION (INFORMATIVE)                        | . 99 |
|         |                                                                         | 100  |
| ANNEX G | CALCULATION OF PIN SPECIFIC LIMITS (INFORMATIVE)                        | 102  |
| G.1     | Fourier transformation of time domain signals                           | 102  |
| 15 LIST | OF FIGURES                                                              | 104  |
| 16 LIST | OF TABLES                                                               | 106  |

# 1 Scope

This document defines common tests characterising the EMC behaviour of integrated circuits (ICs) in terms of RF emission and RF immunity in the frequency range from 150 kHz up to 3 GHz as well as pulse immunity and system level ESD<sup>\*</sup>), based on international standards for integrated circuits and related standards for IC applications. It contains all information to evaluate any kind of ICs in the same way. In this document general information and definitions of IC types, pin types, test and measurement networks, pin selection, operation modes and limit classes are given. This allows the user to create an EMC specification for a dedicated IC as well as to provide comparable results for comparable ICs.

\*) Note: Unpowered system level ESD test covered, powered system level ESD test under consideration

# 2 Normative Reference

## 2.1 International standards

The following referenced documents are indispensable for the application of this document. For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments) applies.

#### **RF Emission:**

- [1] IEC 61967-1 Ed. 1: 2002, Integrated circuits Measurement of electromagnetic emissions 150 kHz to 1 GHz Part 1: General conditions and definitions
- [2] IEC 61967-2 Ed. 1: 2005, Integrated circuits Measurement of electromagnetic emissions 150 kHz to 1 GHz – Part 2: Measurement of radiated emissions – TEM cell and wideband TEM cell method
- [3] IEC 61967-4 Ed. 1: 2006, Integrated circuits Measurement of electromagnetic emissions 150 kHz to 1 GHz Part 4: Measurement of conducted emissions  $1 \Omega/150 \Omega$  direct coupling method
- [4] CISPR 25 3<sup>rd</sup> Ed. 2008-03: Vehicles, boats and internal combustion engines Radio disturbance characteristics – Limits and methods of measurement for the protection of on-board receivers
- [5] IEC 61967-8 Ed.1: 2011 Integrated Circuits Measurement of Electromagnetic Emissions Part 8: Measurement of radiated emissions – IC stripline method

#### **RF Immunity:**

- [6] IEC 62132-1 Ed. 1: 2006, Integrated circuits Measurement of electromagnetic immunity 150 kHz to 1 GHz Part 1: General and definitions
- [7] IEC 62132-2 Ed. 1: 2010, Integrated circuits Measurement of electromagnetic immunity 150 kHz to 1 GHz – Part 2: Measurement of radiated immunity – TEM Cell and Wide Band TEM Cell Method
- [8] IEC 62132-4 Ed. 1: 2006, Integrated circuits Measurement of electromagnetic immunity 150 kHz to 1 GHz Part 4: Direct RF Power Injection Method
- [9] IEC 62132-8 Ed. 1:2012, Integrated circuits Measurement of electromagnetic immunity Part 8: Measurement of radiated immunity IC stripline method

#### **Transient voltages:**

- [10] IEC 62215-3 Ed.1: Integrated circuits Measurement of impulse immunity Part 3: Non-synchronous transient injection method
- [11] ISO 7637-2 3<sup>rd</sup> Ed. 2011, Road vehicles Electrical disturbances from conduction and coupling – Part 2: Electrical transient conduction along supply lines only
- [12] ISO 7637-3 2<sup>nd</sup> Ed. 2007-07-01: Road vehicles Electrical disturbances from conduction and coupling Part 3: Electrical transient transmission by capacitive and inductive coupling via lines other than supply lines

#### **Electrostatic discharge:**

- [13] IEC61000-4-2 2<sup>nd</sup> Ed. 2008, Electromagnetic compatibility (EMC) Part 4: Testing and measuring techniques – Section 2: Electrostatic discharge immunity test – Basic EMC publication
- [14] ISO 10605 2<sup>nd</sup> Ed. 2008-07-15: Road vehicles Test methods for electrical disturbances from electrostatic discharge
- [15] EIA JEP155A: 01/2012 Recommended ESD target levels for HBM/MM qualification
- [16] EIA JEP157: 10/2009 Recommended ESD-CDM target levels

- [17] ANSI/ESDA/JEDEC JS-001-2011, Electrostatic Discharge Sensitivity Testing Human Body Model (HBM) – Component Level
- [18] JESD22-C101E 12/2009: Field-Induced Charged-Device Model Test Method For Electrostatic Discharge Withstand Thresholds of Microelectronic Components:

#### 2.2 Other relevant documents

- [19] IEC 62228 TS Ed. 1: 2007: Integrated circuits EMC evaluation of CAN transceivers
- [20] Hardware Requirements for LIN, CAN and FlexRay Interfaces in Automotive Applications, Version 1.3, 2012
- [21] ISO11452-1 Road vehicles Component test methods for electrical disturbances from narrowband radiated electromagnetic energy Part 1: General principles and terminology
- [22] Hall/Hall/McCall, High Speed Digital System Design, issue 2000, ISBN 0-471-36090-2

## 2.3 Internet references

[IEV] http://www.electropedia.org/iev/iev.nsf/Welcome?OpenForm&Seq=1

# 3 Definitions and Abbreviations

## 3.1 Definitions

## analog

Pertaining to the representation of information by means of a physical quantity which may at any instant within a continuous time interval assume any value within a continuous interval of values. Note: - The quantity considered may, for example, follow continuously the values of another physical quantity representing information. [IEV 101-12-05]

core

An  $\rightarrow$  *IC function module* without any connection to outside of the IC via pins. (*Note:* The supply is connected via the *IC function module supply* to pins, signals to pins are connected via *IC function module driver*)

## digital

Pertaining to the representation of information by distinct states or discrete values. [IEV 101-12-07]

## • EMC pin type

## global pin

A 'global' pin carries a signal or power, which enters or leaves the application board without any active component in between.

## local pin

A 'local' pin carries a signal or power, which does not leave the application board. It remains on the application PCB as a signal between two components.

## • fixed function unit (FFU)

Functional core sub-unit of the  $\rightarrow$  *IC function module 'Core'*, designed to perform one fixed function without instruction decoding and executing capability.

## • function

A set of relations which determines the value of the output variable from a given state of a system and the simultaneous value(s) of the input variable(s) [IEV 351-29-08, "Output function"]

## IC type

IC with a characteristic set of functions built in. These functions are realized with  $\rightarrow$  *IC function modules*.

## • IC function module

An *IC function module* is a device functional part of an IC with at least one function and its supply connection, if needed. (see also Figure 1)

Passive IC function module: No supply system for function

Active IC function module: A dedicated supply connection needed for function.

Note: The supply connection is handled as a separate input/output pair as it has a dedicated EMC behavior.



Figure 1: Common definition of an IC function module

#### • integrated circuit (IC)

An integrated circuit (IC) is a set of implemented  $\rightarrow$  *IC function modules* in one die or package.

#### mandatory components

Mandatory components are components needed for proper function of IC function modules as specified by the IC manufacturer (e.g. application note).

#### • pin

Interface between an IC and its circuit environment.

#### port

An  $\rightarrow$  *IC function module* containing minimum one d*river* and/or minimum one *input* each connected to a signal pin.

#### active port

An active port is initialized to a defined configuration or connected to  $a \rightarrow fixed$ -function module unit and is in operating mode during EMC measurements.

#### inactive port

An inactive port is initialized to a defined configuration or connected to a  $\rightarrow$  *fixed-function module* unit and <u>remains in a defined static mode</u>.

#### • power net

Main Power Supply of an application system.

#### printed circuit board (PCB):

A piece of isolating material with fixed metal traces to connect electronic components.

#### • sub supply net

Supply Net derived from Power Net.

#### • supply pin pairs

Supply pin pairs are all supply voltage pins of the same supply voltage system with their related ground pin(s) of an IC supply module.

#### • system level

Application-like test conditions (e.g. taken from electronic control unit requirements) directly applied on IC pins with or without external components

# 3.2 Abbreviations

| AM        | Amplitude Modulation                            |
|-----------|-------------------------------------------------|
| BAN       | Broadband Artificial Network                    |
| BW        | Bandwidth                                       |
| CAN       | Controller Area Network                         |
| CDM       | Charged Device Model                            |
| CW        | Continuous Wave                                 |
| DPI       | Direct Power Injection                          |
| E-Field   | Electric Field                                  |
| EMC       | Electromagnetic Compatibility                   |
| ESD       | Electrostatic Discharge                         |
| ETSI      | European Telecommunications Standards Institute |
| FCC       | Federal Communications Commission               |
| FFU       | Fixed Function Unit                             |
| GTEM-Cell | Gigahertz Transversal Electromagnetic Wave Cell |
| IC        | Integrated Circuit                              |
| I/O       | Input / Output                                  |
| H-Field   | Magnetic Field                                  |
| НВМ       | Human Body Model                                |
| HSD       | High Side Driver                                |
| LIN       | Local Interconnect Network                      |
| LNA       | Low Noise Amplifier                             |
| LSD       | Low Side Driver                                 |
| LVDS      | Low Voltage Differential Signalling             |
| LVR       | Linear Voltage Regulator                        |
| PCB       | Printed Circuit Board                           |
| PM        | Pulse Modulation                                |
| RBW       | Resolution Bandwidth                            |
| RF        | Radio Frequency                                 |
| SMPS      | Switched Mode Power Supply                      |
| TEM-Cell  | Transverse Electromagnetic Cell                 |

# 4 General

## 4.1 Objective

The objective and benefit of the document is

- to obtain relevant quantitative IC EMC measurement results
- to reduce the number of IC EMC test methods to a necessary minimum
- to strengthen the acceptance of IC EMC test results
- to minimize EMC test effort to get comparable results for IC suppliers and users
- to release ICs based on IC level EMC results

## 4.2 Workflow for selection and test

The following recommended workflow shows in sequential order the steps required to generate a dedicated IC EMC specification and to perform the EMC measurements. A template of the IC EMC specification is provided in Chapter 12.



Table 1: Workflow to perform IC EMC measurements

# 5 Test definitions

## 5.1 Test methods

## 5.1.1 Conducted RF test methods

The conducted RF tests have to be performed for all ICs.

| test type             | coupling method                                       | method name                      | reference  |
|-----------------------|-------------------------------------------------------|----------------------------------|------------|
| conducted<br>emission | direct coupling via 150 $\Omega$ / 1 $\Omega$ network | 150 $\Omega$ / 1 $\Omega$ method | IEC61967-4 |
| conducted immunity    | direct RF-power injection via DC block<br>capacitor   | direct power injection (DPI)     | IEC62132-4 |

 Table 2: Conducted test methods

## 5.1.2 Radiated RF test methods

The radiated RF tests have to be performed only for dedicated ICs, see chapter 7.2.1.

| test type            | coupling method                       | method name        | reference  |
|----------------------|---------------------------------------|--------------------|------------|
| radiated<br>emission | E- and H-field radiation of entire IC | (G)TEM-cell method | IEC61967-2 |
|                      |                                       | IC stripline       | IEC61967-8 |
| radiated             | E- and H-field radiation on entire IC | (G)TEM-cell method | IEC62132-2 |
| immunity             |                                       | IC stripline       | IEC62132-8 |

Table 3: Radiated test methods

## 5.1.3 Transient pulse test methods

The transient pulse tests have to be performed for all ICs if transient exposure is expected, see chapter 7.1.5.

| test type | coupling method               | method name         | reference  |
|-----------|-------------------------------|---------------------|------------|
| transient | direct transient coupling     | non-synchronous     | IEC62215-3 |
| immunity  | capacitive transient coupling | transient injection | 120022100  |

Table 4: Transient test methods

## 5.1.4 ESD Test methods

Unpowered system level ESD tests have to be performed only for dedicated IC pins, see chapter 7.1.7.

| test type           | coupling Method   | model      | reference                       |
|---------------------|-------------------|------------|---------------------------------|
| IC level<br>ESD     | contact discharge | HBM-IC     | ANSI/ESDA/JED<br>EC JS-001-2011 |
| IC level<br>ESD     | contact discharge | CDM        | JESD22-C101E                    |
| system<br>level ESD | contact discharge | HBM-System | ISO10605 2 <sup>nd</sup> Ed     |

Table 5: ESD Test methods

## 5.2 Test parameters

## 5.2.1 General test conditions

| Environment: | Temperature 23°C +/-5°C |
|--------------|-------------------------|
| Supply:      | Nominal voltage +/- 5%  |

## 5.2.2 RF Emission: Bandwidths and frequency step sizes

For all measurements the noise floor must be minimum 6 dB below the limit.

| method |      |                            | d              |        | frequency range |          | receiver****)        |             |  |  |
|--------|------|----------------------------|----------------|--------|-----------------|----------|----------------------|-------------|--|--|
|        |      |                            | u.             |        |                 |          | RBW                  | step size   |  |  |
| С      | 2    |                            |                | 6      | 150 kHz to      | 30 MHz   | 9 kHz / 10 kHz       | 4,5 / 5 kHz |  |  |
| 4      | 20 C | 150 Ω<br>μTEM<br>;TEM ***) | 20<br>20<br>20 | Σ      | (*** N          | pline    | 30 MHz to            | 200 MHz     |  |  |
| *)     | 1    |                            | STEN.          | C stri | 200 MHz to      | 1000 MHz | 100 kHz / 120 kHz**) | 50 / 60 kHz |  |  |
|        |      |                            | U              | ы      | 1000 MHz to     | 3000 MHz |                      |             |  |  |

Table 6: General test parameters: Emission with RF receiver

**Note:** Upper frequency range of 1  $\Omega$  method is critical to handle, see layout recommendations **Note:** Instead of 120 kHz / 100 kHz a bandwidth of 10 kHz / 9 kHz (with appropriate step size) can be \*\*)

used to reduce the noise level in case of no difference of the disturbances.

\*\*\*) Note: The GTEM cell can be used above 3 GHz for homologation of transmitter applications according to ETSI and FCC specifications \*\*\*\*) Note: Time domain FFT analyzers can also be used if the results are identical

| method   |      |                            |        |               | fraguanay ranga |                       | analyzer       |               |
|----------|------|----------------------------|--------|---------------|-----------------|-----------------------|----------------|---------------|
| method   |      |                            | a      |               | requency        | ange                  | RBW            | sweep time**) |
| С        | ī    | _                          | (      |               | 150 kHz to      | 30 MHz                | 9 kHz / 10 kHz |               |
| <u>~</u> | 50 C | 150 Ω<br>μTEM<br>TEM ****) | ****   | ****<br>pline | 30 MHz to       | 200 MHz               |                | NP·LT·FR      |
| *)       | ١    |                            | C stri | 200 MHz to    | 1000 MHz        | 100 kHz / 120 kHz***) | $t_s =$        |               |
|          |      |                            | .9     | 0             | 1000 MHz to     | 3000 MHz              |                |               |

#### Table 7: General test parameters: Emission with RF analyser

Note: Upper frequency range of 1  $\Omega$  method is critical to handle, see layout recommendations

Note: NP = Number of Points; LT = Loop time or minimum period; FT = Frequency range

\*\*\*) Note: Instead of 120 kHz / 100 kHz a bandwidth of 10 kHz / 9 kHz (with appropriate step size) can be used to reduce the noise level in case of no difference of the disturbances.

\*\*\*\*) Note: The GTEM cell can be used above 3 GHz for homologation of transmitter applications according to ETSI and FCC specifications

| Detector type:    | Peak detector                                          |
|-------------------|--------------------------------------------------------|
| Measurement time: | The emission measurement time at one frequency shall   |
|                   | be minimal the period or test software loop time (LT). |

## 5.2.3 Immunity against RF disturbances

#### Frequency step sizes

Frequency step sizes related to frequency ranges are shown in Table 8. Critical frequencies such as clock frequencies, system frequencies of RF devices etc. should be tested using smaller frequency steps agreed by the users of this procedure. Deviations have to be stated in the test report.

| mothod  |      | froque | anov         | step size |      |          |         |
|---------|------|--------|--------------|-----------|------|----------|---------|
| inethod |      |        |              | neque     | ency | range    | linear  |
| L.      |      |        |              | 150 kHz   | to   | 1 MHz    | 100 kHz |
|         | µТЕМ | EM *)  | IC stripline | 1 MHz     | to   | 10 MHz   | 0,5 MHz |
|         |      |        |              | 10 MHz    | to   | 100 MHz  | 1 MHz   |
| Ğ       |      |        |              | 100 MHz   | to   | 200 MHz  | 2 MHz   |
|         |      | GT     |              | 200 MHz   | to   | 400 MHz  | 4 MHz   |
|         |      |        |              | 400 MHz   | to   | 1000 MHz | 10 MHz  |
|         |      |        |              | 1000 MHz  | to   | 3000 MHz | 20 MHz  |

Table 8: General test parameters for immunity

\*) Note: The GTEM cell can be used above 3 GHz for homologation of transmitter applications according to ETSI standards and FCC rules

#### **Dwell time**

at each frequency should be set according to the loop time but at least 1000 ms.

#### **DPI** immunity result diagram

shows the maximum applied RF forward power without any monitored failures.

#### (G)TEM or IC stripline immunity result diagram

shows the maximum applied field strength calculated from the forward power (substitution method) without any monitored failures.

#### **Modulation definition**

| Modulation | frequency range   |                    |  |  |  |  |  |  |  |  |
|------------|-------------------|--------------------|--|--|--|--|--|--|--|--|
| Woddiation | 150 kHz – 800 MHz | 800 MHz – 3000 MHz |  |  |  |  |  |  |  |  |
| CW         |                   | A                  |  |  |  |  |  |  |  |  |
| AM         | В                 |                    |  |  |  |  |  |  |  |  |
| PM         |                   | В                  |  |  |  |  |  |  |  |  |

#### Table 9: Modulation frequency ranges

- A: The continuous wave (CW) test is mandatory.
- B: A modulation test (AM, PM) is optional.

Amplitude modulation:

Parameters: 1 kHz, 80%, according to ISO 11452-1 automotive specifications: reduced carrier for same peak CW and AM (see Annex E). The frequency range is 150 kHz up to 800 MHz.



Figure 2: General test parameters: Immunity, definition of AM modulation carrier

Pulse modulation (PM):

Parameters (modulation similar to GSM standard):  $t_{on} = 577 \ \mu s$  and period  $T = 4600 \ \mu s$ . The frequency range is 800 MHz up to 3000 MHz.



Figure 3: General test parameters: Immunity, definition of PM modulation carrier

| pulse            | mai            | n wavefor      | m parame       | eters  | number of<br>pulses / test<br>duration | remarks                                            |
|------------------|----------------|----------------|----------------|--------|----------------------------------------|----------------------------------------------------|
|                  | Ri             | t <sub>d</sub> | <i>t</i> r     | t1     |                                        |                                                    |
| 1                | 10 Ω<br>50 Ω*) | 2 ms<br>1 ms*) | 1 µs<br>3 µs*) | 0,5 s  | 500 pulses                             | supply cut off time $t_2$ is specified with 200 ms |
| 2a               | 2 Ω<br>10 Ω**) | 50 µs          | 1 µs           | 0,2 s  | 500 pulses                             |                                                    |
| 3a               | 50 Ω           | 150 ns         | 5 ns           | 100 µs | 10 min                                 |                                                    |
| 3b               | 50 Ω           | 150 ns         | 5 ns           | 100 µs | 10 min                                 |                                                    |
| user<br>specific | other          | pulse defi     | nitions acc    |        |                                        |                                                    |

## 5.2.4 Immunity against transient pulses

#### Table 10: Pulse parameter definitions

\*) Note: values for 24V applications

\*\*) Note: on special request (e.g. German OEM)

## 5.2.5 Immunity against ESD

|                |       | comp<br>val | onent<br>ues | standard                        | ESD level                                       | remark                                                                          |  |
|----------------|-------|-------------|--------------|---------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------|--|
| pins           | model | C R         |              |                                 |                                                 |                                                                                 |  |
| all pins       | НВМ   | 100 pF      | 1500 Ω       | ANSI/ESDA/JEDEC JS-001-<br>2011 | ≤ 1 kV*)<br>or customer<br>specific             | IC level ESD<br>test<br>(for information,<br>not part of this<br>specification) |  |
| all pins       | CDM   | IC sp       | ecific       | JESD22-C101E                    | ≤ 250 V*)<br>or customer<br>specific            |                                                                                 |  |
| global<br>pins | HBM   | 150 pF      | 330 Ω        | ISO10605 2 <sup>nd</sup> Ed.    | 2 kV<br>4 kV<br>6 kV<br>or customer<br>specific | system level<br>ESD test                                                        |  |

## Table 11: ESD test definition

\*) Note:

te: Recommended ESD levels HBM acc. to JEDEC Publication 155A (JEP 155A) and CDM JEDEC Publication 157 (JEP 157)

To derive a statistical result at least 3 samples have to be tested. If a higher sample number is preferred for e.g. test automation a certain number of samples for each test level can be used as well.

| Ŧ | # Step                      | implementation                                                                            | remark                                                                    |
|---|-----------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
|   | 1 pre-<br>measurement       | e.g. DC sweep over DC operating conditions, full parameter test,                          | "0-point" measurement with<br>defined max. current condition<br>e.g.10 μA |
| 2 | 2 pre-charge<br>prevention  | $R_{d} \ge 220 \text{ k}\Omega$ at all pins under test to GND implemented on PCB          | ensure no pre-charging of the<br>pin under test prior testing             |
|   | 3 start level               | +/- 1 kV                                                                                  | default, if not otherwise<br>specified                                    |
| 4 | 4 number of pulses          | 3 pulses of each polarity with discharge after each single pulse                          | for analyses 3 pulses of one<br>polarity recommended                      |
| ţ | discharge of pin under test | $R_{d} \ge 220 \text{ k}\Omega$ at all pins under test to GND implemented on PCB          | min. 1 sec. discharge time<br>between pulses                              |
| ( | post-<br>measurement        | e.g. DC sweep over DC operating conditions, full parameter test,                          | once for each test level                                                  |
| - | 7 voltage step              | 1 kV                                                                                      | default, if not otherwise specified                                       |
| 8 | 3 Loop                      | repetition of steps 2 to 7 till max. test voltage level<br>or failure criteria is reached |                                                                           |

Table 12: Test procedure system level ESD

# 6 IC function modules

## 6.1 General

To define the relevant IC function modules influencing the EMC behaviour of an IC significantly all integrated functions have to be classified according to the following definitions.

## 6.2 Port module

A port consists of minimum one port module as defined below.



#### Figure 4: Port module

#### Port modules are:

## a) Line driver

drives a signal leaving the application board (global pin). Examples: ISO9141 outputs, LIN outputs, RF outputs

## b) Line receiver

receives a signal from outside of the application board (global pin). *Examples:* ISO9141 inputs, LIN inputs, RF inputs

## c) Symmetrical line driver

drives a differential signal leaving the application board with two phasecorrelated outputs (global pin). *Examples: CAN outputs, LVDS outputs* 

## d) Symmetrical line receiver

receives a differential signal from outside of the application board with two phase-correlated inputs (global pin). *Examples: CAN inputs, LVDS inputs* 

## e) Regional driver

drives a signal not leaving the application board (local pin). Examples: serial data outputs, operational amplifier outputs, RF outputs

## f) Regional input

receives a signal from the application board (local pin). Examples: serial data inputs, Input stages of operational amplifiers, analogdigital-Converter (ADC) inputs, RF inputs

#### g) High side driver

drives power into loads. The current flows out of the driver (local or global pin). *Examples:* High side switch, Switched mode power supply current output (buck converter)

#### h) Low side driver

drives power into loads. The current flows into the driver (local or global pin). *Examples:* Low side switch, Switched mode power supply current input (boost converter)

## i) RF antenna driver

drives a radio frequency signal into an antenna matching circuitry. Example: RF amplifier

## j) RF antenna receiver

receives an RF signal via an antenna matching circuitry. *Example: Low noise amplifier (LNA)* 

## 6.3 Supply module

A supply module distributes supply current to at least one IC function module (local or global pin).

It is an IC function module with at least one current input pin of the same supply system and minimum one current output. It may contain active elements like voltage stabilization and/or passive elements like internal charge buffering, current limiting elements etc.



Figure 5: Supply module

## 6.4 Core module

A core module is an IC function module without any connection to outside of the IC via pins. The core is supplied via the IC function module supply. It contains a set of minimum one core module described below.



Figure 6: Core module

## Core modules are:

Central processing unit (CPU)

A CPU decodes and executes instructions, can make decisions and jump to a new set of instructions based on those decisions. Sub-units within the CPU decode and execute instructions (Sub-Unit CU (Control Unit)) and perform arithmetic and logical operations (Sub-Unit ALU (Arithmetic/Logic Unit)), making use of small number-holding areas called registers.

#### Digital logic fixed-function unit

Functional core sub-unit, designed to perform one fixed core <u>digital logic</u> function without instruction decode and execute capability. *Examples:* <u>Clock distribution</u>, <u>Memory logic and arrays</u>, Registers, Timer, Watchdog Timer, State Machines, Programmable Logic Arrays (PLA).

Analog fixed-function unit

Functional core analog sub-unit, <u>clocked or unclocked</u>, designed to perform one fixed core <u>analog</u> function without instruction decode and execute capability.

Examples: Analog-to-digital-converter (ADC), Digital-to-analog-converter (DAC), Sample-and-hold-circuits, Switched capacitor filter, Charge Coupled Devices (CCDs).

#### Dedicated analog fixed function unit: Sensor element

A sensor element is a converter of an environmental value into an electrical value and therefore a FFU.

Examples: Hall sensor element for magnetic field sensing, E-field sensing, Acceleration sensing. It can be combined with a precision amplifier (FFU), a supply module and a line driver to realize an IC type "sensor".

#### 6.5 Oscillator module

A oscillator module generates a periodic signal internally as a charge pump or clock generator by using a combination of a fixed function module of the core with regional drivers and regional inputs. Due to the EMC behaviour it is dedicated to be defined as a separate IC function module.

A fixed-frequency-oscillator may be part of a phase locked loop (PLL) circuit with voltage controlled oscillator (VCO), low pass filter, frequency divider and phase detection. All pins related to these circuits (for example divider, digital logic input pins) are part of this IC function module.



Figure 7: Oscillator module

# 6.6 Splitting ICs into IC function modules

# 6.6.1 Matrix for splitting ICs

|                  | functional module                                               | al module<br>connection external circuit via pin |                         |                 |                  |                 |                   |                     |               |                           |                | no pin                             |                             | local<br>external<br>circuits |                               |            |
|------------------|-----------------------------------------------------------------|--------------------------------------------------|-------------------------|-----------------|------------------|-----------------|-------------------|---------------------|---------------|---------------------------|----------------|------------------------------------|-----------------------------|-------------------------------|-------------------------------|------------|
|                  |                                                                 | driver (outputs)                                 |                         |                 |                  |                 | inputs            |                     |               |                           | supplies       | core                               |                             | core/<br>inputs               |                               |            |
| IC type examples |                                                                 | line driver                                      | symmetrical line driver | regional driver | high side driver | low side driver | RF antenna driver | RF antenna receiver | line receiver | symmetrical line receiver | regional input | all IC function<br>module supplies | digital fixed function unit | analog fixed function unit    | central processing unit (CPU) | oscillator |
| s                | microcontrollers                                                |                                                  |                         | •               |                  |                 |                   |                     |               |                           | •              | •                                  | •                           | •                             | •                             | •          |
| jital IC         | RAM, ROM, bus<br>drivers                                        |                                                  |                         | •               |                  |                 |                   |                     |               |                           | •              | •                                  | •                           |                               |                               |            |
| diç              | logic gate ICs                                                  |                                                  |                         | •               |                  |                 |                   |                     |               |                           | •              | •                                  | •                           |                               |                               |            |
|                  | operational<br>amplifier                                        | (•)                                              | (•)                     | •               |                  |                 |                   |                     |               |                           | •              | •                                  |                             | •                             |                               |            |
| ഗ                | VCOs                                                            |                                                  |                         | •               |                  |                 |                   |                     |               |                           | •              | •                                  |                             | •                             |                               | •          |
| 0<br>Ö           | sensor circuit                                                  | •                                                | (•)                     | (•)             |                  |                 |                   |                     |               |                           |                | •                                  |                             | •                             |                               |            |
| analo            | RF transmitter,<br>RF power<br>amplifier                        |                                                  |                         |                 |                  |                 | •                 |                     |               |                           | •              | •                                  |                             | •                             |                               | •          |
|                  | RF receiver, low noise amplifier                                |                                                  |                         | •               |                  |                 |                   | •                   |               |                           |                | •                                  |                             | •                             |                               | •          |
| ver              | high side driver<br>(HSD)                                       |                                                  |                         | (•)             |                  |                 |                   |                     |               |                           | •              | •                                  | •                           | (•)                           |                               | (•)        |
| ver driv         | low side driver<br>(LSD)                                        |                                                  |                         | (•)             | •                | •               |                   |                     |               |                           | •              | •                                  | •                           | (•)                           |                               |            |
| vod              | bridge                                                          |                                                  |                         | (•)             | •                | •               |                   |                     |               |                           | •              | •                                  | •                           | (•)                           |                               | (•)        |
| driver           | symmetrical<br>communication<br>(e.g. CAN, LVDS)                |                                                  | •                       | •               |                  |                 |                   |                     |               | •                         | •              | •                                  | •                           | (•)                           |                               | (•)        |
| interface        | asymmetrical<br>communication<br>(e.g. LIN, Single<br>Wire CAN) | •                                                |                         | •               |                  |                 |                   |                     | •             |                           | •              | •                                  | •                           | (•)                           |                               | (•)        |
|                  | linear voltage<br>regulator (LVR)                               |                                                  |                         | (•)             | •                |                 |                   |                     | •             |                           | (•)            | •                                  | (•)                         | (•)                           |                               |            |
| SW               | itched mode power<br>supply (SMPS)                              |                                                  |                         | (•)             | •                | (•)             |                   |                     | •             |                           | (•)            | •                                  | (•)                         | (•)                           |                               | (•)        |
| ASICs            |                                                                 |                                                  |                         |                 |                  | an              | y cor             | nbina               | ation         |                           |                |                                    |                             |                               |                               |            |

• = typical configuration

(•) = additional or alternative configuration

Table 13: Matrix showing which typical IC function module is integrated in several well known ICs

6.6.2 Example of an IC built up with IC function modules



Figure 8: Example of a Memory IC built up with the IC function modules

# 7 Selection guide for test configuration

## 7.1 Conducted tests

The test and measurement selection guide for conducted tests describes typical selection criteria for the coupling and injection points. It defines configurations and operating functions to characterize the EMC behaviour of the IC at relevant pins. The pin selection, configuration and function should be based on a typical application of the IC.

## 7.1.1 Pin selection for conducted RF emission and RF immunity tests

#### Port modules

All global pins shall be measured.

At a global driver pin the emission and immunity of the direct pin function, the crosstalk behaviour pin to core and the crosstalk behaviour port to pin can be detected.

At a global receiver pin only the crosstalk core to pin and port to pin can be detected.

If an IC has a high number of pins with the same specified functionality, it is not mandatory to measure all pins of such a functional group when a worst case assessment with respect to emission and immunity of the design has been performed and the selection is documented.

Local pin measurements are not mandatory.

Local pin measurements are optional and should be performed only on special request.

#### Supply modules

All supply pins shall be measured.

## **Core modules**

The core can be measured indirectly only by crosstalk at global or local pins.

#### **Oscillator modules**

The emission of the oscillator should be measured only by crosstalk at global or local pins.

Immunity measurements can be performed optionally at the oscillator pins.

## 7.1.2 Coupling and injection points

|                    | coupling and injection point |            |      |                  |  |  |  |  |  |  |
|--------------------|------------------------------|------------|------|------------------|--|--|--|--|--|--|
| IC function module | port pin                     | supply pin | core | oscillator (pin) |  |  |  |  |  |  |
| port module        | •                            | •          |      |                  |  |  |  |  |  |  |
| supply module      |                              | •          |      |                  |  |  |  |  |  |  |
| core module        | •                            | •          |      |                  |  |  |  |  |  |  |
| oscillator module  | •                            | •          |      | (•)              |  |  |  |  |  |  |

(•) = test is optional

Table 14: Conducted tests: Coupling and injection points

## 7.1.3 Configuration for conducted RF emission tests

The following table provides necessary details to apply the selection part of the workflow for a dedicated IC. It starts with the selection of function modules with the related pin types, defines the measurement networks to be connected and it shows the operation modes and the expected coupling mechanisms in order to select the correct functional configuration and software if necessary.

|                      |             |                                           |                   |                   |                             | nechanis                    | sm                                | functional configuration |             |                   |                    |             |                   |
|----------------------|-------------|-------------------------------------------|-------------------|-------------------|-----------------------------|-----------------------------|-----------------------------------|--------------------------|-------------|-------------------|--------------------|-------------|-------------------|
|                      | coupling    | point                                     |                   | direct            |                             | indirect                    |                                   | wi                       | thout CI    | งป                |                    | with CPU    |                   |
|                      |             |                                           | r —               |                   |                             |                             | 1                                 | (see chapter 10.1)       |             |                   | (see chapter 10.2) |             |                   |
| IC function module   | pin type    | measurement<br>network<br>(see chapter 8) | operation mode *) | functional signal | crosstalk core<br>module to | crosstalk port<br>module to | crosstalk oscillator<br>module to | port module              | core module | oscillator module | port module        | core module | oscillator module |
|                      |             |                                           | Т                 | •                 |                             |                             |                                   | PM1                      |             |                   | C1-S3              |             |                   |
| line driver          | global      | 8.1.1.1                                   | Н                 |                   | •                           |                             |                                   |                          | CM1         |                   |                    | C4-S2       |                   |
|                      |             |                                           | н                 |                   |                             |                             | •                                 |                          |             | OM1               |                    |             | C6-S0             |
| line receiver        | global      | 8.1.1.2                                   | IA<br>—           |                   | (•)                         |                             |                                   | 5146                     | CM1         |                   | 01.00              | C4-S2       |                   |
| sym. line            | alahal      | 0440                                      |                   | •                 |                             |                             |                                   | РМЗ                      | 014         |                   | C1-S3              | 04.00       |                   |
| driver               | giobai      | 8.1.1.3                                   |                   |                   | •                           |                             |                                   |                          | CIMIT       | 0141              |                    | 64-52       | C6 50             |
| sym line             |             |                                           | IA                |                   |                             |                             | •                                 |                          |             | OIVIT             |                    |             | C6-50             |
| receiver             | global      | 8.1.1.4                                   | IA                |                   | (•)                         |                             |                                   |                          | CM1         |                   |                    | C4-S2       |                   |
|                      | local       | 8.1.1.5<br>config. A                      | т                 | •                 |                             |                             |                                   | PM5                      |             |                   | C1-S3              |             |                   |
| regional             |             |                                           | H,<br>L           |                   | •                           |                             |                                   |                          | CM1         |                   |                    | C4-S2       |                   |
| driver               |             |                                           | H,<br>L           |                   |                             |                             | •                                 |                          |             | OM1               |                    |             | C6-S0             |
|                      |             | 8.1.1.5<br>config. B                      | H,<br>L           |                   |                             | •                           |                                   |                          | PM5         |                   | C1-S2<br>C1-S3     |             |                   |
| regional<br>Input    | local       | 8.1.1.6                                   | IA                |                   | (•)                         |                             |                                   |                          | CM1         |                   |                    | C4-S2       |                   |
| binh side            | lasal       |                                           | Т                 | ٠                 |                             |                             |                                   | PM7                      |             |                   | C1-S3              |             |                   |
| driver               | global      | 8.1.1.7                                   | Н                 |                   | •                           |                             |                                   |                          | CM1         |                   |                    | C4-S2       |                   |
|                      |             |                                           | н                 |                   |                             |                             | •                                 |                          |             | OM1               |                    |             | C6-S0             |
| low side             | local       |                                           | Т                 | •                 |                             |                             |                                   | PM8                      |             |                   | C1-S3              |             |                   |
| driver               | global      | 8.1.1.8                                   | н                 |                   | •                           |                             |                                   |                          | CM1         |                   |                    | C4-S2       |                   |
| 25                   |             |                                           | Н                 |                   |                             |                             | •                                 |                          |             | OM1               |                    |             | C6-S0             |
| RF antenna<br>driver | see Annex B |                                           |                   |                   |                             |                             |                                   |                          |             |                   |                    |             |                   |
| RF antenna receiver  |             | see Annex B                               |                   |                   |                             |                             |                                   |                          |             |                   |                    |             |                   |
|                      | local       |                                           | Н                 | •                 |                             |                             |                                   | SM1                      |             |                   | C1-S3              |             |                   |
| supply               | global      | 8.1.2                                     | н                 |                   | •                           |                             |                                   |                          | CM1         |                   |                    | C4-S2       |                   |
|                      |             |                                           | н                 |                   |                             |                             | •                                 |                          |             | OM1               |                    |             | C6-S0             |

(•) = test is optional

Table 15: Selection guide conducted RF emission

\*) Note: T = toggle; H = static high potential, L = static low potential

IA = defined inactive, realized with internal or external pull up or pull down

## 7.1.4 Configuration for conducted RF immunity tests

The following table provides the necessary details to apply the selection part of the workflow for a dedicated IC. It starts with the selection of function modules with the related pin types, defines the measurement networks to be connected and it shows the operation modes in order to select the correct functional configuration and the software if necessary.

|                       |             |                                 |                  | functional configuration |                                      |                   |                                     |  |  |
|-----------------------|-------------|---------------------------------|------------------|--------------------------|--------------------------------------|-------------------|-------------------------------------|--|--|
| injec                 | ction point |                                 |                  | (se                      | with CPU<br>(see<br>chapter<br>10.2) |                   |                                     |  |  |
| IC function<br>module | pin type    | test network<br>(see chapter 8) | operation mode*) | port module              | core module                          | oscillator module | port-, core-,<br>oscillator modules |  |  |
|                       |             |                                 | Т                | PM9                      | CM2                                  | OM2               | C10-S3                              |  |  |
| line driver           | global      | 8.1.1.1                         | Н                | PM9                      | CM2                                  | OM2               | C10-S3                              |  |  |
|                       |             |                                 | IA               |                          | CM3                                  |                   |                                     |  |  |
| line receiver         | alobal      | 8112                            | А                | PM10                     | CM2                                  | OM2               | C10-S3                              |  |  |
|                       | giobai      | 0.1.1.2                         | IA               |                          | CM3                                  |                   |                                     |  |  |
| sym. line driver      |             | 8.1.1.3                         | Т                | PM11                     | CM2                                  | OM2               | C10-S3                              |  |  |
|                       | global      |                                 | IA               | PM11                     | CM2                                  | OM2               | C10-S3                              |  |  |
|                       |             |                                 | IA               |                          | CM3                                  |                   |                                     |  |  |
|                       | alohal      | 0111                            | А                | PM12                     | CM2                                  | OM2               | C10-S3                              |  |  |
| sym. Ine receiver     | giobai      | 0.1.1.4                         | IA               |                          | CM3                                  |                   |                                     |  |  |
|                       | local       | 8.1.1.5<br>config. A            | Т                | PM13                     | CM2                                  | OM2               | C10-S3                              |  |  |
| regional driver       |             |                                 | (H)              | PM13                     | CM2                                  | OM2               | C10-S3                              |  |  |
| regional unver        |             |                                 | (L)              | PM13                     | CM2                                  | OM2               |                                     |  |  |
|                       |             |                                 | IA               |                          | CM3                                  |                   |                                     |  |  |
|                       | land        | 0440                            | Α                | PM14                     | CM2                                  | OM2               | C10-S3                              |  |  |
| regional input        | IOCAI       | 0.1.1.0                         | IA               |                          | CM3                                  |                   |                                     |  |  |
|                       |             |                                 | Т                | PM15                     | CM2                                  | OM2               | C10-S3                              |  |  |
| high side driver      | local,      | 0447                            | (H)              | PM15                     | CM2                                  | OM2               | C10-S3                              |  |  |
| nign side driver      | global      | 8.1.1.7                         | (L)              | PM15                     | CM2                                  | OM2               | C10-S3                              |  |  |
|                       |             |                                 | IA               |                          | CM3                                  |                   |                                     |  |  |
| _                     |             |                                 | Т                | PM16                     | CM2                                  | OM2               | C10-S3                              |  |  |
| lavo sida duivan      | local,      | 0440                            | (H)              | PM16                     | CM2                                  | OM2               | C10-S3                              |  |  |
| low side driver       | global      | 8.1.1.8                         | (L)              | PM16                     | CM2                                  | OM2               | C10-S3                              |  |  |
|                       |             |                                 | IA               |                          | CM3                                  |                   |                                     |  |  |
| RF antenna driver     |             |                                 |                  | see Anne                 | хB                                   |                   |                                     |  |  |
| RF antenna receiver   | see Annex B |                                 |                  |                          |                                      |                   |                                     |  |  |
| ouezh (               | local,      | 040                             | Н                | SM2                      | CM2                                  | OM2               | C10-S3                              |  |  |
| supply                | global      | ð.1.2                           | Н                | SM2                      | CM3                                  | OM2               | C10-S3                              |  |  |
| oscillator            | local       | 8.1.4                           | Т                | PM9                      | CM2                                  | OM2               | C10-S3                              |  |  |

(operation mode) = test is optional

#### Table 16: Selection guide conducted RF immunity

\*) Note: T = toggle; H = static high potential, L = static low potential A = defined active; IA = defined inactive, realized with internal or external pull up or pull down

## 7.1.5 Pin selection for conducted transient pulse immunity tests

If an IC function module has a related pin it has to be checked if this pin belongs to a transient exposure category according to Table 17.

| transient exposure pin<br>category | coupling of transient disturbances                                                                                                      | EMC pin type |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------|
| 1                                  | pin directly connected to vehicle battery supply lines                                                                                  |              |
| 2                                  | pin directly connected to wiring harness                                                                                                |              |
| 3                                  | pin indirectly connected to vehicle battery supply lines (via loads, expected but not mandatory specified filter or protection devices) | global       |
| 4                                  | pin indirectly connected to wiring harness I/O lines (via loads, expected but not mandatory specified filter or protection devices)     |              |
| 5                                  | pin not directly connected to vehicle wiring harness (only relevant for cross coupling on PCB, coupling networks must be adapted)       | local        |

Table 17: Pulse affected pins according to IEC62215-3

IC function modules might be assigned to different transient exposure pin categories. For a dedicated IC only one category shall be selected for testing.

|                     |               | transient exposure pin category |     |   |     |     |  |  |  |  |
|---------------------|---------------|---------------------------------|-----|---|-----|-----|--|--|--|--|
| IC function module  | configuration | 1                               | 2   | 3 | 4   | 5   |  |  |  |  |
| line driver         | single, multi | -                               | •   | • | •   | -   |  |  |  |  |
| line receiver       | single, multi | -                               | •   | • | •   | -   |  |  |  |  |
| sym. line driver    |               | -                               | •   | - | •   | -   |  |  |  |  |
| sym. line receiver  |               | -                               | •   | - | •   | -   |  |  |  |  |
| regional driver     | single, multi | -                               | -   | - | -   | (•) |  |  |  |  |
| regional input      | single, multi | -                               | -   | - | -   | (•) |  |  |  |  |
|                     | HSD*)         | -                               | (•) | - | -   | -   |  |  |  |  |
| high side driver    | LVR           | -                               | -   | - | (•) | -   |  |  |  |  |
|                     | SMPS          | -                               | -   | - | (•) | -   |  |  |  |  |
| low side driver     | LSD           | -                               | (•) | • | -   | -   |  |  |  |  |
| IOW SIDE DIVER      | SMPS          | -                               | -   | • | -   | -   |  |  |  |  |
| RF antenna driver   |               | -                               | -   | - | -   | -   |  |  |  |  |
| RF antenna receiver |               | -                               | -   | - | -   | -   |  |  |  |  |
| supply              |               | •                               | •   | • | •   | -   |  |  |  |  |
| core                |               | -                               | -   | - | -   | -   |  |  |  |  |
| oscillator          |               | -                               | -   | - | -   | (•) |  |  |  |  |

(•) = means to be tested optionally

\*) HSD input directly tested via supply

Table 18: IC function module to transient exposure pin category matrix

| module ty                 | /pe          | transient<br>exposure<br>pin<br>category | connected circuitry *)                                                                 | default coupling<br>to test board **) | injection point                |
|---------------------------|--------------|------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------|--------------------------------|
|                           |              | 2                                        | n/a                                                                                    | 1 nF                                  | pin                            |
| line drive                | er           | 3                                        | device to U <sub>bat</sub>                                                             | direct                                | at device to U <sub>bat</sub>  |
|                           | 51           | 4                                        | filter or protection devices                                                           | 1 nF                                  | filter or protection device    |
|                           |              | 2                                        | n/a                                                                                    | 1 nF                                  | pin                            |
| line receiv               | /er          | 3                                        | device to U <sub>bat</sub>                                                             | direct                                | at device to U <sub>bat</sub>  |
|                           |              | 4                                        | filter or protection devices                                                           | 1 nF                                  | filter or protection device    |
|                           |              | 2                                        | n/a                                                                                    | 2 x 1 nF***)                          | pins                           |
| symmetrical lin           | e driver     | 4                                        | filter or protection devices                                                           | 2 x 1 nF***)                          | filter or protection device    |
| over etrical line         | roccivor     | 2                                        | n/a                                                                                    | 2 x 1 nF***)                          | pins                           |
| symmetrical line receiver |              | 4                                        | filter or protection devices                                                           | 2 x 1 nF***)                          | filter or protection<br>device |
| regional driver           |              | 5                                        | n/a                                                                                    | 10 pF                                 | pin                            |
| regional input            |              | 5                                        | n/a                                                                                    | 10 pF                                 | pin                            |
| high side                 | HSD          | 2                                        | load                                                                                   |                                       | pin                            |
| driver                    | SMPS,<br>LVR | 4                                        | output circuitry                                                                       | 1 nF                                  | at connected<br>circuitry      |
|                           | LSD          | 2                                        | load                                                                                   | 1 nF                                  | pin                            |
| low side driver           | LSD<br>SMPS  | 3                                        | load, input circuitry                                                                  | direct                                | at load or connected circuitry |
| RF antenna                | driver       |                                          | n,                                                                                     | /a                                    |                                |
| RF antenna re             | eceiver      |                                          | n,                                                                                     | /a                                    |                                |
|                           |              | 1                                        | n/a                                                                                    | direct                                | pin                            |
|                           |              | 2                                        | n/a                                                                                    | 1 nF                                  | pin                            |
| Supply                    |              | 3                                        | device to <i>U</i> <sub>bat</sub><br>optional: maximum ratings<br>limitation circuitry | direct                                | input of connected circuitry   |
|                           |              | 4                                        | filter or protection devices                                                           | 1 nF                                  | filter or protection device    |
| Core                      |              |                                          | n                                                                                      | /a                                    |                                |
| oscillato                 | r            | 5                                        | default circuitry according<br>to data sheet                                           | 10 pF                                 | pin                            |

#### Table 19: Transient immunity test circuit selection

\*) Note: Mandatory components are always populated for all configurations.

\*\*) Note: Coupling capacity shall be adapted to value according to data sheet for proper functionality.

\*\*\*) Note: Multi point injection

## 7.1.6 Configuration for conducted transient pulse immunity tests

The following table provides the necessary details to apply the selection part of the workflow for a dedicated IC. It starts with the selection of function modules with the related pin types, defines the measurement networks to be connected and it shows the operation modes in order to select the correct functional configuration and the software if necessary.

|                     |           |                  |                                       | functional configuration          |                |                                         |                      |                                         |
|---------------------|-----------|------------------|---------------------------------------|-----------------------------------|----------------|-----------------------------------------|----------------------|-----------------------------------------|
| injection point     |           |                  |                                       | without CPU<br>(see chapter 10.1) |                | with<br>CPU<br>(see<br>chapter<br>10.2) |                      |                                         |
| IC function         | module    | pin type         | test<br>network<br>(see<br>chapter 8) | operation<br>mode*)               | port<br>module | core<br>module                          | oscillator<br>module | port-, core-<br>, oscillator<br>modules |
|                     |           |                  |                                       | Т                                 | PM9            | CM2                                     | OM2                  | C10-S3                                  |
| line dr             | iver      | global           | 8.1.1.1                               | Н                                 | PM9            | CM2                                     | OM2                  | C10-S3                                  |
|                     |           |                  |                                       | IA                                |                | CM3                                     |                      |                                         |
| line rec            | oivor     | alobal           | 9112                                  | А                                 | PM10           | CM2                                     | OM2                  | C10-S3                                  |
|                     | eivei     | giobai           | 0.1.1.2                               | IA                                |                | CM3                                     |                      |                                         |
|                     |           |                  |                                       | Т                                 | PM11           | CM2                                     | OM2                  | C10-S3                                  |
| sym. line           | driver    | global           | 8.1.1.3                               | IA                                | PM11           | CM2                                     | OM2                  | C10-S3                                  |
|                     |           |                  |                                       | IA                                |                | CM3                                     |                      |                                         |
|                     | raaaiyor  | alahal           | 0111                                  | А                                 | PM12           | CM2                                     | OM2                  | C10-S3                                  |
| Sym. ine            | leceivei  | giobai           | 0.1.1.4                               | IA                                |                | CM3                                     |                      |                                         |
|                     |           |                  |                                       | Т                                 | PM13           | CM2                                     | OM2                  | C10-S3                                  |
| ragional            | drivor    | local            | 8.1.1.5<br>config. A                  | (H)                               | PM13           | CM2                                     | OM2                  | C10-S3                                  |
| regional            | unver     |                  |                                       | (L)                               | PM13           | CM2                                     | OM2                  |                                         |
|                     |           |                  |                                       | IA                                |                | CM3                                     |                      |                                         |
| rogional            | lipput    | local            | 9116                                  | А                                 | PM14           | CM2                                     | OM2                  | C10-S3                                  |
| regional            | input     | local            | 0.1.1.0                               | IA                                |                | CM3                                     |                      |                                         |
|                     |           |                  |                                       | Т                                 | PM15           | CM2                                     | OM2                  | C10-S3                                  |
| high side           | drivor    | local,<br>global | 8.1.1.7                               | (H)                               | PM15           | CM2                                     | OM2                  | C10-S3                                  |
| riigh side          |           |                  |                                       | (L)                               | PM15           | CM2                                     | OM2                  | C10-S3                                  |
|                     |           |                  |                                       | IA                                |                | CM3                                     |                      |                                         |
|                     |           |                  |                                       | Т                                 | PM16           | CM2                                     | OM2                  | C10-S3                                  |
| low side            | driver    | local,           | 8118                                  | (H)                               | PM16           | CM2                                     | OM2                  | C10-S3                                  |
|                     | unver     | global           | 0.1.1.0                               | (L)                               | PM16           | CM2                                     | OM2                  | C10-S3                                  |
|                     |           |                  |                                       | IA                                |                | CM3                                     |                      |                                         |
| RF antenna driver   |           |                  |                                       |                                   | Annex I        | В                                       |                      |                                         |
| RF antenna receiver |           |                  |                                       |                                   | Annex I        | В                                       |                      |                                         |
|                     | sub net   | local,<br>global | 8.1.2                                 | Н                                 | SM2            | CM2                                     | OM2                  | C10-S3                                  |
| supply              |           |                  |                                       | Н                                 | SM2            | CM3                                     | OM2                  | C10-S3                                  |
|                     | power net | global           | 8.1.2                                 | Н                                 | SM2            | CM2                                     | OM2                  | C10-S3                                  |
| oscillator          |           | local            | 8.1.4                                 | Т                                 | PM9            | CM2                                     | OM2                  | C10-S3                                  |

(operation mode) = test is optional

#### Table 20: Selection guide conducted transient immunity

\*) Note: T = toggle; H = static high potential, L = static low potential

A = defined active; IA = defined inactive, realized with internal or external pull up or pull down

## 7.1.7 Pin selection for unpowered system level ESD tests

The purpose of *system level* ESD packaging and handling test is to characterize protection capability for global pins of integrated circuits including mandatory components.

All global pins shall be tested according to the IC or customer specification vs. GND only.

IC level ESD packaging and handling tests on all pins (global and local) shall guarantee sufficient protection capability for safe and proper handling of semiconductor components (IC- manufacturing, - transport, - assembly on PCB). These tests and requirements are described in [15, 16, 17, 18]. They are part of the IC specification according to AECQ100 and therefore not considered in this specification.

## 7.1.8 Configuration for unpowered system level ESD tests

For unpowered system level ESD tests on IC pins an IC test configuration is not necessary.

## 7.2 Radiated tests

## 7.2.1 Criteria for performing radiated emission and immunity tests

#### Emission:

- the IC has a CPU, or
- the IC has a digital logic FFU or an oscillator module with an operating frequency higher than 10 MHz and a package diagonal dimension greater than 25 mm

#### Immunity:

- the IC has an analog FFU as sensing element working with electrical or magnetic fields, or
- the IC has an analog or digital FFU with charge coupled devices (CCD) for filtering

## 7.2.2 Test configuration for radiated emission

| coupling structure | test setup                    | function    | al configuration |
|--------------------|-------------------------------|-------------|------------------|
| entire IC          | (G)TEM-cell<br>chapter 9.2 or | without CPU | with CPU         |
|                    | IC stripline<br>chapter 9.3   | CM1         | C1-S2            |

Table 21: Selection guide radiated emission

## 7.2.3 Test configuration for radiated immunity

| injection structure | ection structure test setup functional configuration |             |          |
|---------------------|------------------------------------------------------|-------------|----------|
|                     | (G)TEM-cell<br>chapter 9.2 or<br>IC stripline        | without CPU | with CPU |
| entire IC           |                                                      | CM2         | C10-S3   |
|                     | chapter 9.3                                          | CM3         | C11-S3   |

Table 22: Selection guide radiated immunity

# 8 Test and measurement networks

## 8.1 Emission and immunity tests

This chapter describes the coupling, injection and monitoring networks for conducted emission measurements and immunity tests. All unused pins shall be set into a defined state and configuration according to the IC data sheet. The electrical characteristics (power dissipation, voltage, current, frequency properties) of the passive components on the test PCB shall meet the functional and test requirements.

The trace impedance between the RF connector and coupling network and to the pin under test shall be 50  $\Omega.$ 

## 8.1.1 Port module

## 8.1.1.1 Line driver

For common line drivers the following networks shall be used, for special line drivers type **LIN** refer to specification [20].



Figure 9: Test and measurement networks for line driver

\*) Note: Use circuit B for common mode testing only (e.g. airbag squib driver, sensors, application acc. to Annex F of IEC 61967-4)

| component variation for RF emission test setup |                                                                                 |  |
|------------------------------------------------|---------------------------------------------------------------------------------|--|
| item                                           | value                                                                           |  |
| <i>R</i> <sub>1</sub>                          | 120 Ω                                                                           |  |
| $R_2$                                          | 51 Ω                                                                            |  |
| C <sub>1</sub>                                 | 6.8 nF or less as max. load capacitance according to IC data sheet              |  |
| $R_{A1}=R_{A2}==R_{An}$                        | $R_{\rm A} _{\pm 5\%} = 120 \Omega \cdot n$ $n =$ number of <i>Line Drivers</i> |  |
|                                                | select a resistor according to resistor standard set within tolerance of 5%     |  |
| $C_{B1} = C_{B2} = \dots = C_{B_n}$            | $C_{\rm B} _{\pm 5\%} = \frac{C_1}{n}$ $n = $ number of <i>Line Drivers</i>     |  |
|                                                | Select a capacitor according to capacitor standard set within tolerance of 5%   |  |

| component variation for RF immunity test setup |                                                                                               |  |  |
|------------------------------------------------|-----------------------------------------------------------------------------------------------|--|--|
| item                                           | value                                                                                         |  |  |
| <i>R</i> <sub>1</sub>                          | 0 $\Omega$ as default, up to 100 $\Omega$ for load current limitation according to data sheet |  |  |
| R <sub>2</sub>                                 | open                                                                                          |  |  |
| C <sub>1</sub>                                 | 6.8 nF or less as max. load capacitance according to IC data sheet                            |  |  |
| $R_{A1} = R_{A2} = \ldots = R_{An}$            | $R_{\rm A} _{\pm 5\%} = R_{\rm l} \cdot n$ $n =$ number of <i>Line Drivers</i>                |  |  |
|                                                | select a resistor according to resistor standard set within tolerance of 5%                   |  |  |
| $C_{B1} = C_{B2} = \dots = C_{Bn}$             | $C_{\rm B} _{\pm 5\%} = \frac{C_1}{n}$ $n =$ number of <i>Line Drivers</i>                    |  |  |
|                                                | select a capacitor according to capacitor standard set within tolerance of 5%                 |  |  |

| component variation for transients test setup |                                                                               |  |
|-----------------------------------------------|-------------------------------------------------------------------------------|--|
| item                                          | value                                                                         |  |
| <i>R</i> <sub>1</sub>                         | 0 Ω as default                                                                |  |
| $R_2$                                         | Open                                                                          |  |
| C <sub>1</sub>                                | 1 nF or less as max. load capacitance according to IC data sheet              |  |
| $R_{A1}=R_{A2}==R_{An}$                       | $R_{\rm A} _{\pm 5\%} = R_1 \cdot n$ $n$ = number of line drivers             |  |
|                                               | select a resistor according to resistor standard set within tolerance of 5%   |  |
| $C_{B1}=C_{B2}==C_{Bn}$                       | $C_{\rm B} _{\pm 5\%} = \frac{C_1}{n}$ $n =$ number of line drivers           |  |
|                                               | select a capacitor according to capacitor standard set within tolerance of 5% |  |
| filter or protection devices                  | acc. to IC data sheet or application note                                     |  |

Table 23: Network for emission, immunity and transients tests for IC module line driver

#### 8.1.1.2 Line receiver

For common line receivers the following networks shall be used, for special line receivers type **LIN** refer to specification [20].



Figure 10: Test and measurement networks for line receiver

\*) Note: Use circuit B, if more than one driver are tested simultaneously of a multiple line receiver port.

| component variation for RF emission test setup      |
|-----------------------------------------------------|
| for receiver ports emission tests are not mandatory |

| component variation for RF immunity test setup |                                                                                            |  |  |
|------------------------------------------------|--------------------------------------------------------------------------------------------|--|--|
| item                                           | value                                                                                      |  |  |
| Z <sub>dd</sub>                                | > 400 Ω                                                                                    |  |  |
| $C_{ m dd}$                                    | 10 nF or acc. to max. frequency of input signal                                            |  |  |
| $R_1$                                          | 0 $\Omega$ as default, up to 100 $\Omega$ for load current limitation according data sheet |  |  |
| R <sub>2</sub>                                 | open                                                                                       |  |  |
| C <sub>2</sub>                                 | 6,8 nF or less as max. load capacitance according to IC data sheet                         |  |  |
| RA1= RA2== RAn                                 | $R_{\rm A} _{\pm 5\%} = R_{\rm l} \cdot n$ $n$ = number of line drivers                    |  |  |
|                                                | Select a resistor according to resistor standard set within tolerance of 5%                |  |  |
| $C_{B1} = C_{B2} = = C_{Bn}$                   | $C_{\rm B} _{\pm 5\%} = \frac{C_2}{n}$ $n =$ number of line drivers                        |  |  |
|                                                | select a capacitor according to capacitor standard set within tolerance of 5%              |  |  |

| component variation for transients test setup |                                                                             |  |  |
|-----------------------------------------------|-----------------------------------------------------------------------------|--|--|
| item                                          | value                                                                       |  |  |
| $Z_{ m dd}$                                   | > 400 Ω                                                                     |  |  |
| $C_{ m dd}$                                   | 10 nF or acc. to max. frequency of input signal                             |  |  |
| <i>R</i> <sub>1</sub>                         | $0 \Omega$ as default                                                       |  |  |
| R <sub>2</sub>                                | open                                                                        |  |  |
| C <sub>2</sub>                                | 1 nF or less as max. load capacitance according to IC data sheet            |  |  |
| $R_{A1} = R_{A2} = R_{A2}$                    | $R_{\rm A} _{\pm 5\%} = R_1 \cdot n$ $n$ = number of line drivers           |  |  |
|                                               | select a resistor according to resistor standard set within tolerance of 5% |  |  |
| $C_{B1} = C_{B2} = \dots = C_{Bn}$            | $C_{\rm B} _{\pm 5\%} = \frac{C_2}{n}$ $n =$ number of line drivers         |  |  |
|                                               |                                                                             |  |  |
| devices                                       | acc. to IC data sheet or application note                                   |  |  |

 Table 24: Network for immunity and transients tests for IC module line receiver

## 8.1.1.3 Symmetrical line driver

For common symmetrical line drivers the following networks shall be used, for special symmetrical line drivers type **CAN** refer to specification [19].



Figure 11: Test and measurement networks for symmetrical line driver

| component variation for RF emission test setup |                                                                                                                                   |  |
|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|
| item                                           | value                                                                                                                             |  |
| R <sub>B</sub>                                 | according to bus specification*)                                                                                                  |  |
| RA                                             | 240 $\Omega$ Note: the resistors shall be matched with tolerance better than 0.1%                                                 |  |
| R <sub>2</sub>                                 | 51 Ω                                                                                                                              |  |
| Св                                             | 6,8 nF or max. load capacitance according to IC data sheet<br>Note: the capacitors shall be matched with tolerance better than 1% |  |

| component variation for RF immunity test setup |                                                                                                                                                                    |  |
|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| item                                           | value                                                                                                                                                              |  |
| R <sub>B</sub>                                 | according to bus specification*)                                                                                                                                   |  |
| RA                                             | 0 $\Omega$ as default, up to 100 $\Omega$ for load current limitation according to data sheet Note: the resistors shall be matched with tolerance better than 0.1% |  |
| R <sub>2</sub>                                 | open                                                                                                                                                               |  |
| Св                                             | 6,8 nF or less as max. load capacitance according to IC data sheet<br>Note: the capacitors shall be matched with tolerance better than 1%                          |  |

| component variation for transients test setup |                                                                                                                                        |  |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|
| item                                          | value                                                                                                                                  |  |
| R <sub>B</sub>                                | according to bus specification*)                                                                                                       |  |
| RA                                            | $0 \Omega$ as default                                                                                                                  |  |
| R <sub>2</sub>                                | open                                                                                                                                   |  |
| Св                                            | 1 nF (or less as max. load capacitance according to data sheet)<br>Note: the capacitors shall be matched with tolerance better than 1% |  |
| filter or protection devices                  | acc. to IC data sheet or application note                                                                                              |  |

#### Table 25: Network for emission, immunity and transients tests for IC module symmetrical line driver

\*) Note: Termination is not part of the test network, but may be needed for the symmetrical line driver

## 8.1.1.4 Symmetrical line receiver

For common symmetrical line drivers the following networks shall be used, for special symmetrical line receivers type **CAN** refer to specification [19].



Figure 12: Test and measurement networks for symmetrical line receiver

| component variation for RF emission test setup                       |  |
|----------------------------------------------------------------------|--|
| for symmetrical line receiver ports emission tests are not mandatory |  |

| component variation for RF immunity test setup |                                                                                                                                                                    |  |
|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| item                                           | value                                                                                                                                                              |  |
| R <sub>B</sub>                                 | according to bus specification*)                                                                                                                                   |  |
| RA                                             | 0 $\Omega$ as default, up to 100 $\Omega$ for load current limitation according to data sheet Note: the resistors shall be matched with tolerance better than 0,1% |  |
| R <sub>2</sub>                                 | open                                                                                                                                                               |  |
| Св                                             | 6,8 nF or less as max. load capacitance according to IC data sheet Note: the capacitors shall be matched with tolerance better than 1%                             |  |

| component variation for transients test setup |                                                                                                                                                                    |  |
|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| item                                          | value                                                                                                                                                              |  |
| R <sub>B</sub>                                | according to bus specification*)                                                                                                                                   |  |
| RA                                            | 0 $\Omega$ as default, up to 100 $\Omega$ for load current limitation according to data sheet Note: the resistors shall be matched with tolerance better than 0,1% |  |
| R <sub>2</sub>                                | open                                                                                                                                                               |  |
| Св                                            | 1 nF (or less as max. load capacitance according to data sheet)<br>Note: the capacitors shall be matched with tolerance better than 1%                             |  |
| filter or protection devices                  | acc. to IC data sheet or application note                                                                                                                          |  |

Table 26: Network for immunity and transients tests for IC module symmetrical line receiver

\*) Note: Termination is not part of the test network, but may be needed for the symmetrical line receiver




Figure 13: Test and measurement networks for regional driver

| general network component variation                  |                                                                                                                           |  |
|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|
| item                                                 | value                                                                                                                     |  |
| RPullup                                              | digital signal: according to IC data sheet (typical value), if it is needed for external pull up (default 3300 $\Omega$ ) |  |
|                                                      | analog signal: signal connection to functional required circuit                                                           |  |
| RPulldown                                            | according to IC data sheet (typical value)                                                                                |  |
| Cload                                                | max. load capacitance according to IC data sheet                                                                          |  |
| or                                                   |                                                                                                                           |  |
| $Z = f(C_{\text{load}}, R_{\text{Pullup/Pulldown}})$ | real loads (e.g. memory) or passive substitution networks according to IC data or application sheet                       |  |

| component variation for RF emission test setup |                                                                      |  |
|------------------------------------------------|----------------------------------------------------------------------|--|
| item                                           | value                                                                |  |
| R <sub>1</sub> , R <sub>3</sub>                | 120 Ω                                                                |  |
| R <sub>2</sub> , R <sub>4</sub>                | 51 Ω                                                                 |  |
| C <sub>1</sub> , C <sub>2</sub>                | 6,8 nF or less as max. load capacitance according to IC data sheet   |  |
| test network                                   | "1" if $R_{\text{pullup-down}} \leq 30 \ \Omega$ or static mode (DC) |  |
| LEST HELWOIK                                   | "2" if $R_{\text{pullup-down}} > 30 \Omega$                          |  |

| component variation for RF immunity test setup |                                                                                               |  |
|------------------------------------------------|-----------------------------------------------------------------------------------------------|--|
| item                                           | value                                                                                         |  |
| <i>R</i> <sub>1</sub> , <i>R</i> <sub>3</sub>  | 0 $\Omega$ as default, up to 100 $\Omega$ for load current limitation according to data sheet |  |
| R <sub>2</sub> , R <sub>4</sub>                | open                                                                                          |  |
| $C_1, C_2$                                     | 6,8 nF or less as max. load capacitance according to IC data sheet                            |  |
| test network 2                                 | shorted                                                                                       |  |

| component variation for transients test setup |                                                                                               |  |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------|--|
| item                                          | value                                                                                         |  |
| R1, R3                                        | 0 $\Omega$ as default, up to 100 $\Omega$ for load current limitation according to data sheet |  |
| R <sub>2</sub> , R <sub>4</sub>               | open                                                                                          |  |
| C <sub>1</sub> , C <sub>2</sub>               | 10 pF or less as max. load capacitance according to IC data sheet                             |  |
| test network 2                                | shorted                                                                                       |  |

Table 27: Network for emission, immunity and transients tests for IC module regional driver







| component variation for RF emission test setup   |  |
|--------------------------------------------------|--|
| for input ports emission tests are not mandatory |  |

| component variation for RF immunity test setup |                                                                                               |  |
|------------------------------------------------|-----------------------------------------------------------------------------------------------|--|
| item                                           | value                                                                                         |  |
| Z <sub>dd</sub>                                | > 400 Ω                                                                                       |  |
| $C_{ m dd}$                                    | 10 nF or acc. to max. frequency of input signal                                               |  |
| $R_1$                                          | 0 $\Omega$ as default, up to 100 $\Omega$ for load current limitation according to data sheet |  |
| R <sub>2</sub>                                 | open                                                                                          |  |
| C <sub>2</sub>                                 | 6,8 nF or less as max. load capacitance according to IC data sheet)                           |  |

| component variation for transients test setup |                                                                                               |  |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------|--|
| item                                          | value                                                                                         |  |
| Z <sub>dd</sub>                               | > 400 Ω                                                                                       |  |
| $C_{ m dd}$                                   | 10 nF or acc. to max. frequency of input signal                                               |  |
| $R_1$                                         | 0 $\Omega$ as default, up to 100 $\Omega$ for load current limitation according to data sheet |  |
| R <sub>2</sub>                                | open                                                                                          |  |
| C <sub>2</sub>                                | 10 pF(or less as max. load capacitance according to IC data sheet)                            |  |

Table 28: Network for immunity and transients tests for IC module regional input

# 8.1.1.7 High side driver

- Emission: In addition to IEC61967-4, the impedance determining 150 Ω network and the load impedance are decoupled by a 5 μH coil (*L*<sub>BAN</sub>), to get results independent from the load impedance.
- Immunity: In addition to IEC62132-4, a broadband artificial network (BAN) consisting of a 5 μH coil (*L*<sub>BAN</sub>) and a 150 Ω matching network (*R*<sub>BAN</sub>, *C*<sub>BAN</sub>) for impedance fixing is added.



Figure 15: Test and measurement networks for high side driver

| general network component variation |                                                                                                                                           |                                    |                                                             |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------------------------------------------------------------|
| item                                | value for high side<br>driver                                                                                                             | value for linear voltage regulator | value for switched mode<br>power supply (buck<br>converter) |
| LBAN                                | 5 $\mu$ H (independent of load current, no saturation effects, Z <sub>LBAN (5-1000MHz</sub> ) $\geq$ 150 $\Omega$ )                       |                                    |                                                             |
| L <sub>1</sub>                      | shorted                                                                                                                                   | shorted                            | acc. to IC data sheet                                       |
| <i>D</i> <sub>1</sub>               | open                                                                                                                                      | open                               | acc. to IC data sheet                                       |
| C <sub>2</sub>                      | open                                                                                                                                      | acc. to IC data sheet              | acc. to IC data sheet                                       |
| Ripad                               | according to $I_{\text{meas}}^{*}$                                                                                                        | according to Imeas*)               | according to Imeas*)                                        |
| - 1020                              | $\int R_{\text{meas}}^{T} = \sqrt{R_{\text{th}} \cdot R_{\text{on,150PC}}}$ $(\Delta T = 65 \text{ K}, I_{\text{meas}} \le 10 \text{ A})$ | Imeas = 80 % of Inom               | I <sub>meas</sub> = 80% of I <sub>nom</sub>                 |

\*) Note: The IC dissipation power  $P_{\text{dissipation}}$  is basically limited by  $R_{\text{th}}$  of the housing and the maximum temperature  $T_{\text{max}}$  of the semiconductor at a maximum ambient temperature  $T_{\text{amb}}$  according to data sheet. With the definitions  $T_{\text{max}} = 150^{\circ}\text{C}$  at  $T_{\text{amb}} = 85^{\circ}\text{C}$  a  $\Delta T = 65\text{K}$  is given. The typical power dissipation is additionally given by  $R_{\text{on},150^{\circ}\text{C}}$  and a typical *load current*  $I_{\text{load}}$ :  $P_{\text{dissipation}} = I_{\text{load}}^{-2} \cdot R_{\text{on},150^{\circ}\text{C}}$ 

and  $\Delta T = P_{\rm dissipation} \cdot R_{\rm th}$  .

| component variation for RF emission test setup |                                                          |                                                        |                                                             |
|------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------|
| item                                           | value for high side<br>driver                            | value for linear voltage regulator                     | value for switched mode<br>power supply (buck<br>converter) |
| $R_1$                                          | 120 Ω                                                    | 120 Ω                                                  | 120 Ω                                                       |
| R <sub>2</sub>                                 | 51 Ω                                                     | 51 Ω                                                   | 51 Ω                                                        |
| C <sub>1</sub>                                 | 6,8 nF                                                   | 6,8 nF                                                 | 6,8 nF                                                      |
| test<br>network 1                              | $R_{\text{load}} \le 30 \ \Omega$ or static mode (DC)    | $R_{\text{load}} \leq 30 \ \Omega$ or static mode (DC) | $R_{\text{load}} \leq 30 \ \Omega$ or static mode (DC)      |
| test<br>network 2                              | $R_{\text{load}} > 30 \Omega,$<br>$L_{\text{BAN}}$ short | n/a                                                    | n/a                                                         |
| <b>R</b> ban                                   | open                                                     | open                                                   | open                                                        |
| CBAN                                           | open                                                     | open                                                   | open                                                        |

| component variation for RF immunity test setup |                                                                                               |                                    |                                                             |
|------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------------------------|-------------------------------------------------------------|
| item                                           | value for high side<br>driver                                                                 | value for linear voltage regulator | value for switched mode<br>power supply (buck<br>converter) |
| $R_1$                                          | 0 $\Omega$ as default, up to 100 $\Omega$ for load current limitation according to data sheet |                                    |                                                             |
| R <sub>2</sub>                                 | open                                                                                          | open                               | open                                                        |
| C <sub>1</sub>                                 | 6,8 nF or less as max. load capacitance according to IC data sheet                            |                                    |                                                             |
| R <sub>BAN</sub>                               | 150 Ω                                                                                         | 150 Ω                              | 150 Ω                                                       |
| CBAN                                           | 6,8 nF                                                                                        | 6,8 nF                             | 6,8 nF                                                      |

| component variation for transients test setup |                                                                                               |                                       |                                                             |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------------------------------------|
| item                                          | value for high side<br>driver                                                                 | value for linear voltage<br>regulator | value for switched mode<br>power supply (buck<br>converter) |
| $R_1$                                         | 0 $\Omega$ as default, up to 100 $\Omega$ for load current limitation according to data sheet |                                       |                                                             |
| R <sub>2</sub>                                | open                                                                                          | open                                  | open                                                        |
| C.                                            | global pin: 1 nF (or less as max. load capacitance according to IC data sheet)                |                                       |                                                             |
| 01                                            | local pin: 10 pF(or less as max. load capacitance according to IC data sheet)                 |                                       |                                                             |
| RBAN                                          | 150 Ω                                                                                         | 150 Ω                                 | 150 Ω                                                       |
| CBAN                                          | 6,8 nF                                                                                        | 6,8 nF                                | 6,8 nF                                                      |

Table 29: Network for emission, immunity and transients tests for IC module high side driver

#### 8.1.1.8 Low side driver

- Emission: In addition to IEC61967-4, the impedance determining 150  $\Omega$  network and the load impedance are decoupled by a 5  $\mu$ H coil (*L*<sub>BAN</sub>), to get results independent from the load impedance.
- Immunity: In addition to IEC62132-4, a broadband artificial network (BAN) consisting of a 5 μH coil (*L*<sub>BAN</sub>) and a 150 Ω matching network (*R*<sub>BAN</sub>, *C*<sub>BAN</sub>) for impedance fixing is added.



Figure 16: Test and measurement networks for low side driver

| general network component variation |                                                                                                                                                                   |                                                                               |  |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--|
| item                                | value for low side driver                                                                                                                                         | value for switched mode power supply (boost converter)                        |  |
| L <sub>1</sub>                      | shorted                                                                                                                                                           | acc. to IC data sheet                                                         |  |
| <i>D</i> <sub>1</sub>               | shorted                                                                                                                                                           | acc. to IC data sheet                                                         |  |
| C <sub>3</sub>                      | open                                                                                                                                                              | acc. to IC data sheet                                                         |  |
| <b>C</b> <sub>4</sub>               | open                                                                                                                                                              | acc. to IC data sheet                                                         |  |
| ** <b>)</b><br>R <sub>load,1</sub>  | *)<br>$I_{\text{meas}} = \sqrt{\frac{\Delta T}{R_{\text{th}} \cdot R_{\text{on},150^{\circ}C}}}$<br>$(\Delta T = 65 \text{ K}, I_{\text{meas}} \le 10 \text{ A})$ | n/a                                                                           |  |
| R <sub>load,2</sub>                 | n/a                                                                                                                                                               | according to I <sub>meas</sub><br>I <sub>meas</sub> = 80% of I <sub>nom</sub> |  |

\*) Note: The IC dissipation power  $P_{\text{dissipation}}$  is basically limited by  $R_{\text{th}}$  of the housing and the maximum temperature  $T_{\text{max}}$  of the semiconductor at a maximum ambient temperature  $T_{\text{amb}}$  according to data sheet. With the definitions  $T_{\text{max}} = 150^{\circ}\text{C}$  at  $T_{\text{amb}} = 85^{\circ}\text{C}$  a  $\Delta T = 65\text{K}$  is given. The typical power dissipation is additionally given by  $R_{\text{on,150}^{\circ}\text{C}}$  and a typical *load current*  $I_{\text{load}}$ :  $P_{\text{dissipation}} = I_{\text{load}}^{2} \cdot R_{\text{on,150}^{\circ}\text{C}}$ 

and  $\Delta T = P_{\rm dissipation} \cdot R_{\rm th}$  .

**\*\*) Note:** If a specific load (e.g. solenoid) is defined and available it shall be used.

| component variation for RF emission test setup |                                                                                           |                                                        |
|------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------|
| item                                           | value for low side driver                                                                 | value for switched mode power supply (boost converter) |
| L <sub>BAN1</sub>                              | 5 μH (independent of load current, no saturation effects, $Z_{LBAN}$ (5-1000MHz) ≥ 150 Ω) |                                                        |
| L <sub>BAN2</sub>                              | shorted                                                                                   | 5 µH                                                   |
| R1, R3                                         | 120 Ω                                                                                     | 120 Ω                                                  |
| R <sub>2</sub> , R <sub>4</sub>                | 51 Ω                                                                                      | 51 Ω                                                   |
| C <sub>1</sub> , C <sub>2</sub>                | 6,8 nF                                                                                    | 6,8 nF                                                 |
| test network 1                                 | $R_{\text{load}} \leq 30 \ \Omega$ or static mode (DC)                                    | $R_{\text{load}} \leq 30 \ \Omega$ or static mode (DC) |
| test network 2                                 | $R_{\text{load}} > 30 \ \Omega$                                                           | n/a                                                    |
| RBAN1, RBAN2                                   | open                                                                                      | open                                                   |
| CBAN1, CBAN2                                   | open                                                                                      | open                                                   |

| component variation for RF immunity test setup |                                                                                                          |                                                        |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| item                                           | value for low side driver                                                                                | value for switched mode power supply (boost converter) |
| L <sub>BAN1</sub>                              | 5 µH (independent of load current, no saturation effects, $Z_{\text{LBAN}}$ (5-1000MHz) ≥ 150 $\Omega$ ) |                                                        |
| L <sub>BAN2</sub>                              | shorted                                                                                                  | 5 µH                                                   |
| $R_1, R_3$                                     | 0 $\Omega$ as default, up to 100 $\Omega$ for load current limitation according to data sheet            |                                                        |
| R <sub>2</sub> , R <sub>4</sub>                | open                                                                                                     | open                                                   |
| C <sub>1</sub> , C <sub>2</sub>                | 6,8 nF or less as max. load capacitance according to IC data sheet                                       |                                                        |
| RBAN1, RBAN2                                   | 150 Ω                                                                                                    | 150 Ω                                                  |
| CBAN1, CBAN2                                   | 6,8 nF                                                                                                   | 6,8 nF                                                 |

| component variation for transients test setup (power net) |                                                                                               |                                                        |
|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------|
| item                                                      | value for low side driver                                                                     | value for switched mode power supply (boost converter) |
| L <sub>BAN1</sub> L <sub>BANx</sub>                       | open (supplied via transient test generator)                                                  |                                                        |
| $R_1, R_3$                                                | 0 $\Omega$ as default, up to 100 $\Omega$ for load current limitation according to data sheet |                                                        |
| R <sub>2</sub> , R <sub>4</sub>                           | open                                                                                          | open                                                   |
| $C_1, C_2$                                                | short                                                                                         | short                                                  |
| RBAN1RBANX                                                | open                                                                                          | open                                                   |
| C <sub>BAN1</sub> C <sub>BANx</sub>                       | open                                                                                          | open                                                   |
| filter or<br>protection<br>devices                        | acc. to IC data sheet or application note                                                     |                                                        |

| component variation for transients test setup (sub supply net) |                                                                                               |                                                              |
|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| item                                                           | value for low side driver                                                                     | value for switched mode power supply (boost converter)       |
| L <sub>BAN1</sub>                                              | 5 µH (independent of load current, no                                                         | o saturation effects, $Z_{\text{LBAN}}$ (5-1000MHz) ≥ 150 Ω) |
| L <sub>BAN2</sub>                                              | shorted 5 µH (as L <sub>BAN1</sub> )                                                          |                                                              |
| $R_1, R_3$                                                     | 0 $\Omega$ as default, up to 100 $\Omega$ for load current limitation according to data sheet |                                                              |
| R <sub>2</sub> , R <sub>4</sub>                                | open                                                                                          | open                                                         |
| C <sub>1</sub> , C <sub>2</sub>                                | <i>global:</i> 1 nF                                                                           | <i>global:</i> 1 nF                                          |
|                                                                | <i>local:</i> 10 pF                                                                           | <i>local:</i> 10 pF                                          |
| RBAN1RBANX                                                     | open                                                                                          | open                                                         |
| CBAN1CBANx                                                     | open                                                                                          | open                                                         |
| filter or<br>protection<br>devices                             | acc. to IC data sheet or application note                                                     |                                                              |

Table 30: Network for emission and immunity tests for IC module low side driver

#### 8.1.1.9 RF antenna driver

RF drivers, driving radio frequency signals into an antenna matching circuitry or a 50  $\Omega$  impedance matching circuitry, are classified as 'local' with respect to EMC. No conducted test methods are applicable. RF tests on ICs with this pin type are described in Annex B.

LF signal drivers shall be tested as line drivers described in chapter 8.1.1.1.

ESD test network for this pin type connected to a line connector via matching circuitry is described in Chapter 8.2.1.

#### 8.1.1.10 RF antenna receiver

RF receivers, receiving-radio frequency signals from an antenna matching circuitry or a 50  $\Omega$  impedance matching circuitry, are classified as 'local' with respect to EMC. No conducted test methods are applicable. RF tests on ICs with this pin type are described in Annex B.

LF signal receivers shall be tested as line receivers described in chapter 8.1.1.2.

ESD test network for this pin type connected to a line connector via matching circuitry is described in Chapter 8.2.1.

# 8.1.2 Supply module

RF Emission: In addition to IEC61967-4, the impedance determining 150  $\Omega$  network and the load impedance are decoupled by a 5  $\mu$ H coil (*L*<sub>BAN</sub>), to get results independent from the load impedance.

RF Immunity: In addition to *IEC62132-4*, a broadband artificial network (BAN) consisting of a 5  $\mu$ H coil (*L*<sub>BAN</sub>) and a 150  $\Omega$  matching network (*R*<sub>BAN</sub>, *C*<sub>BAN</sub>) for impedance fixing is added.



Figure 17: Test and measurement network supply modules

| component variation for RF emission test setup |                                                                                                             |  |
|------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|
| item                                           | value                                                                                                       |  |
| C <sub>D1</sub> C <sub>Dx</sub>                | Supply Decoupling Capacitor acc. to IC data sheet                                                           |  |
| <i>R</i> <sub>1</sub> , <i>R</i> <sub>3</sub>  | 120 Ω                                                                                                       |  |
| R <sub>2</sub> , R <sub>4</sub>                | 51 Ω                                                                                                        |  |
| C <sub>1</sub> , C <sub>2</sub>                | 6,8 nF or less as max. load capacitance according to IC data sheet                                          |  |
| L <sub>BAN1</sub> L <sub>BANx</sub>            | 5 $\mu$ H (independent of load current, no saturation effects, $Z_{LBAN}$ (5-1000MHz) $\geq$ 150 $\Omega$ ) |  |

| component variation for RF immunity test setup |                                                                                                        |  |
|------------------------------------------------|--------------------------------------------------------------------------------------------------------|--|
| item                                           | value                                                                                                  |  |
| $C_{D1}C_{D_X}$                                | supply decoupling capacitor acc. to IC data sheet                                                      |  |
| $R_1, R_3$                                     | 0 $\Omega$ as default, up to 100 $\Omega$ for load current limitation according to data sheet          |  |
| R <sub>2</sub> , R <sub>4</sub>                | open                                                                                                   |  |
| C <sub>1</sub> , C <sub>2</sub>                | 6,8 nF or less as max. load capacitance according to IC data sheet                                     |  |
| RBAN1RBANX                                     | 150 Ω                                                                                                  |  |
| CBAN1CBANx                                     | 6,8 nF                                                                                                 |  |
| LBAN1LBANX                                     | 5 $\mu$ H (independent of load current, no saturation effects, $Z_{LBAN (5-1000MHz)} \ge 150 \Omega$ ) |  |

| component variation for transients test setup (power net) |                                                                                               |  |
|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------|--|
| item                                                      | value                                                                                         |  |
| C <sub>D1</sub> C <sub>Dx</sub>                           | supply decoupling capacitor acc. to IC data sheet                                             |  |
| $R_1, R_3$                                                | 0 $\Omega$ as default, up to 100 $\Omega$ for load current limitation according to data sheet |  |
| R <sub>2</sub> , R <sub>4</sub>                           | open                                                                                          |  |
| C <sub>1</sub> , C <sub>2</sub>                           | short                                                                                         |  |
| RBAN1RBANX                                                | open                                                                                          |  |
| CBAN1CBANx                                                | open                                                                                          |  |
| LBAN1LBANX                                                | open (supplied via transient test generator)                                                  |  |
| filter or<br>protection<br>devices                        | acc. to IC data sheet or application note                                                     |  |

| component variation for transients test setup (sub supply net) |                                                                                                             |  |
|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|
| item                                                           | value                                                                                                       |  |
| <i>R</i> <sub>1</sub> , <i>R</i> <sub>3</sub>                  | 0 $\Omega$ as default, up to 100 $\Omega$ for load current limitation according to data sheet               |  |
| R <sub>2</sub> , R <sub>4</sub>                                | open                                                                                                        |  |
| C <sub>1</sub> , C <sub>2</sub>                                | <i>global:</i> 1 nF                                                                                         |  |
|                                                                | local: 10 pF                                                                                                |  |
| RBAN1RBANX                                                     | open                                                                                                        |  |
| CBAN1CBANx                                                     | open                                                                                                        |  |
| LBAN1LBANX                                                     | 5 $\mu$ H (independent of load current, no saturation effects, $Z_{LBAN}$ (5-1000MHz) $\geq$ 150 $\Omega$ ) |  |
| filter or<br>protection<br>devices                             | acc. to IC data sheet or application note                                                                   |  |

Table 31: Network for emission and immunity tests for IC module supply

# 8.1.3 Core module

The conducted emission and immunity of the core module cannot be measured directly. All emission or immunity tests shall be performed by using cross talk effects between

- core and supply
- core and port
- core and oscillator

#### 8.1.4 Oscillator module

The emission of the oscillator should be measured only by crosstalk at global or local pins. Immunity measurements can be performed optionally directly at the oscillator.



Figure 18: Test and measurement networks oscillator module

| component variation for RF emission test setup         |
|--------------------------------------------------------|
| for oscillator modules emission tests are not required |

| component variation for RF immunity test setup |                                                                             |  |
|------------------------------------------------|-----------------------------------------------------------------------------|--|
| item                                           | value                                                                       |  |
| R <sub>1</sub> , R2                            | 0 Ω                                                                         |  |
| C <sub>1</sub> , C <sub>2</sub>                | oscillator capacitors: 10 pF or maximum according to data sheet             |  |
| JMP <sub>1</sub> , JMP <sub>2</sub>            | jump plug ( $R_3=R_4=50 \Omega$ ) connected to the not used injection point |  |

| component variation for transients test setup |                                                                                 |  |
|-----------------------------------------------|---------------------------------------------------------------------------------|--|
| item                                          | value                                                                           |  |
| R <sub>1</sub> , R <sub>2</sub>               | 0 Ω                                                                             |  |
| $C_1, C_2$                                    | Oscillator capacitors: 10 pF or maximum according to data sheet                 |  |
| JMP <sub>1</sub> , JMP <sub>2</sub>           | Jump plug ( $R_3 = R_4 = 50 \Omega$ ) connected to the not used injection point |  |

Table 32: Network for immunity tests for IC module oscillator

# 8.2 ESD test

# 8.2.1 Test network for unpowered system level ESD tests

ESD test on global pins shall be performed according to the following test network. All GND pins shall be shorted on the test board. All other pins can be left open.



Figure 19: Test network for unpowered system ESD test on global pin

| ESD network for global supply pin                                                                                                                                                                                     |                                                                               |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--|
| item                                                                                                                                                                                                                  | value                                                                         |  |
| Cs                                                                                                                                                                                                                    | 100 nF                                                                        |  |
| capacitor for decoupling purpose                                                                                                                                                                                      | if no other value is specified                                                |  |
| $R_{d}$ discharge resistor parallel to decoupling capacitance $V_{supply}$ to GND for self-discharging after ESD test and avoids pre-<br>charging of the pin under test by the ESD gun before testing (see Figure 19) | ≥ 220 kΩ                                                                      |  |
| mandatory components                                                                                                                                                                                                  | as specified acc. to data sheet                                               |  |
| additional<br>external components                                                                                                                                                                                     | as described in application<br>note, test specification, test<br>report, etc. |  |

Table 33: External components global supply pin

| ESD network for global port pin                                                                                                                                                                                        |                                                                            |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|--|--|--|--|
| item                                                                                                                                                                                                                   | value                                                                      |  |  |  |  |  |
| $R_{\rm p}$<br>discharge resistor parallel to pin under test to avoid pre-<br>charging of the pin under test by the ESD gun before testing<br>and to discharge the pin under test after ESD testing<br>(see Figure 19) | ≥ 220 kΩ                                                                   |  |  |  |  |  |
| mandatory components                                                                                                                                                                                                   | as specified acc. to data sheet                                            |  |  |  |  |  |
| additional external components                                                                                                                                                                                         | as described in application note,<br>test specification, test report, etc. |  |  |  |  |  |

Table 34: External components global port pin

# 9 Test setup

# 9.1 Signal decoupling for stimulus and monitoring

# 9.1.1 Stimulus setup

The stimulus signals and setup should not affect the measurements. Following topics should be considered to reach this requirement:

- The reference ground on PCB for functionality, RF and transient test signals should be checked and optimized for current separation.
- For external clock injection coaxial cables with appropriate RF connector types, short traces to the clock input pin(s) and separate ground routing shall be used. The emission of the unpowered test board with active external clock has to be verified.
- For emission measurements the signal-to-disturbance margin of the stimulus signal can be reduced to the minimum stimulus signal definition parameters: maximum rise and fall times, minimum signal amplitude, maximum source impedance.

# 9.1.2 DUT Monitoring

The pins to be monitored shall be specified in the dedicated IC EMC test specification.

Generally, all DUT functions, which are decided to be monitored, have to be checked. For conducted RF immunity and transient tests the DUT functions can be monitored directly or indirectly at output ports. For radiated immunity tests the distinction between direct and indirect monitoring is not possible. All monitored signals shall be within the failure criteria of the IC EMC test specification.

| direct monitoring:     | Monitoring at the pin under test                                                                                                                                                           |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| indirect monitoring:   | All other monitoring                                                                                                                                                                       |
| RF decoupling:         | RF filter necessary to prevent the monitoring device from the disturbance.                                                                                                                 |
| transients decoupling: | Signal decoupling by fibre optic conversion might be necessary to prevent the monitoring device from the disturbance.                                                                      |
| monitoring device:     | The monitoring can be realized e.g. by a microcontroller ( $\mu$ C) test application with a cycling test program, an oscilloscope with a programmable signal tolerance mask, a multimeter. |

An example how the monitored signals can be combined to a logical sum "within specification or out of specification" is shown in Figure 20.



Figure 20: DUT monitoring

#### Failure criteria:

For monitored signals failure criteria have to be defined in the dedicated IC EMC test specification. A failure criterion is defined by its nominal signal values and allowed tolerances. An example of failure criteria for typical signals is shown in Table 35.

| failure criterion no. | monitored function | failure criteria   |
|-----------------------|--------------------|--------------------|
| 1                     | analog output      | 2,5 V ± 0,2 V      |
| 2                     | 'status' output    | digital signal '1' |
| n                     |                    |                    |

#### Table 35: Example of a failure criteria table

Disturbance signatures superposed on the monitored signal are not regarded as failure caused by the IC under test and shall not be considered.

Activated protection or diagnosis functions (over voltage, under voltage, over current, etc.) or for example current variations caused by changing operation conditions during transient pulse injection test shall not be regarded as functional failure but have to be noted in the test report.

#### 9.1.3 Monitoring setup

The signal decoupling- and monitoring setup with or without external filter elements should not affect functional signals and not significantly reduce injected disturbance signals. It is recommended that the filter impedance is higher than 400  $\Omega$  in the test frequency range. An example of filter definition is shown in Figure 21.



Figure 21: General setup for a decoupling network for monitoring

Basis of filter calculation:

transfer ratio:

$$a = \frac{U_{\text{lowpassput}}}{U_{\text{lowpassin}}} = \frac{1}{1 + j2\pi f R_1 \cdot C_1}$$

magnitude of the transfer ratio in dB

$$a = \left| \frac{U_{\text{lowpassout}}}{U_{\text{lowpassin}}} \right| = 20 \cdot \log \left\{ \frac{1}{\sqrt{1 + 4\pi^2 f^2 R_1^2 C_1^2}} \right\}$$

Limit for the magnitude of the transfer ratio < -20 dB, requires  $R_1 > 400 \Omega$  in the test frequency range

Note: Reflection coefficient for  $R_1 \ge 400 \Omega$  in a 50  $\Omega$  system  $\ge 0.8$ 



Figure 22: Decoupling network for monitoring: transfer functions for low pass circuitry examples

#### 9.1.4 Performance classes for immunity testing

| norformanco |                                                                                                                                                                                                                       | similar to |  |  |  |  |  |  |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--|--|--|--|--|--|
| class       | class                                                                                                                                                                                                                 |            |  |  |  |  |  |  |
| Aic         | all monitored functions of the IC perform within the defined tolerances during and after exposure to disturbance                                                                                                      | I          |  |  |  |  |  |  |
| Bıc*)       | short time degradation of one or more monitored signals during<br>exposure to disturbance is not evaluable for IC only. Therefore this<br>classification may not be applicable for ICs                                |            |  |  |  |  |  |  |
| Сіс         | at least one of the monitored functions of the IC is out of the defined tolerances during the disturbance but returns automatically to the defined tolerances after exposure to disturbance                           | II         |  |  |  |  |  |  |
| D1ıc, D2ıc  | at least one monitored function of the IC does not perform within the defined tolerances during exposure and does not return to normal operation by itself. The IC returns to normal operation by manual intervention |            |  |  |  |  |  |  |
|             | class D1: reset                                                                                                                                                                                                       | Ш          |  |  |  |  |  |  |
|             | class D2: power cycling                                                                                                                                                                                               | IV         |  |  |  |  |  |  |
| Eic         | at least one monitored function of the IC does not perform within the defined tolerances after exposure and cannot be returned to proper operation                                                                    |            |  |  |  |  |  |  |

The FFU functional states are defined in [10].

Table 36: Definition of performance classes

\*) Note: Short time degradation of one or more monitored signals might be tolerable in the application by its error handling. This error handling is unknown in most cases for IC test.

# 9.2 (G)TEM-cell setup

The measurement of radiated electromagnetic fields with the (G)TEM cell and the immunity against electromagnetic fields with the (G)TEM cell shall be performed according to [2] and [7].

With the (G)TEM cell the field coupling between the IC structure and the (G)TEM cell septum is measured. Therefore the IC is mounted on one side of the test board, which is oriented to the septum of the (G)TEM cell. All other circuit elements are located on the other side of the test board and therefore outside of the (G)TEM cell.

(G)TEM cell measurements shall be performed in at least two orientations with  $90^{\circ}$  rotation in the *x*- and *y*- direction. The data sets shall be documented separately for each direction.



Figure 23: Example of "Direction x" and "Direction y" of TEM cell test PCB

# 9.3 IC stripline setup

The measurement of radiated electromagnetic fields with the IC stripline and the immunity against electromagnetic fields with the IC stripline are measured according to [9] and [5].

With the IC stripline the field coupling between the IC structure and the IC stripline septum is measured. The default value for the distance between septum and test board reference ground plane is 6,7 mm. The IC is mounted on one side of the test board, which is oriented to the septum of the IC stripline. All the other circuit elements are located on the other side of the test board.

IC stripline measurements have to be performed for two orientations with  $90^{\circ}$  difference in the *x*- and *y*- plane at least. The data sets shall be documented separately for each direction.



Figure 24: Example of "Direction X" and "Direction Y" of IC stripline test PCB

#### 9.4 System level ESD test setup

The setup for unpowered system level ESD test consisting of test PCB, ESD generator, PCB fixture and GND reference are shown in Figure 25 and Figure 57. The ESD generator return shall be connected to the test PCB GND directly or via the test PCB fixture. For automated test systems the contact discharge tip of the ESD generator can be replaced by an appropriated spring tip.



Figure 25:

System level ESD test setup

#### 9.5 Test board

#### 9.5.1 General

The minimum requirement for the test PCB is a two-layer board with a common ground plane on the bottom side used as reference ground.

An IC- socket might be used on the test board for transient pulse und system level ESD tests if the applied test signal at the pin has a rise time longer than 5ns (e.g. if any device is between the discharge point and the pin under test which limits the signal rise time).

In general all ground areas should be connected to a common ground system.

# 9.5.2 RF emission and immunity

For <u>conducted measurements</u> the geometry of the board may have any rectangular or circular shape. This is dependent on the IC specific application and necessary additional components, measuring- and decoupling networks. The DUT and all mandatory components needed to operate the DUT, as described in the data sheet or application note should be mounted onto the topside of the test board. As much wiring as possible should be routed in the top layer. The device under test should be placed in the centre of the PCB, while the needed matching networks should be placed around this centre. The wiring between the IC pins and the matching network should be as short as possible. A trace length equal to 1/20 of the shortest occurring wave length (1 GHz) is a reasonable target. The wiring of the outputs of the matching networks should be designed to have a line impedance of 50  $\Omega$  connected with a RF-connector (e.g. SMA or SMB) at the end. If the 1  $\Omega$  -Method is used a socket for the RF current probe should be used. The shield of the RF current probe tip shall be connected to RF- peripheral ground by the socket, while the measured IC Pin is connected to the current probe tip. The connection between the

IC Pin and the probe tip should be as short as possible. In any case the trace length should not exceed 15 mm (at 1 GHz upper frequency range limit).

In general the transfer characteristic of each RF measurement point at the test board including all functional, decoupling and measuring components without the DUT shall be measured and documented in the test report. The DUT has to be substituted by 50  $\Omega$  resistors to ground at the DUT pin pads.

For <u>radiated RF measurements</u> with (G)TEM-cell or IC stripline the geometry of the board is given by the hole in the (G)TEM cell or IC stripline fixture where the board has to fit in. To fulfill the requirements of the application on such a limited board a multi-layer board should be used. In any case the DUT has to be mounted on the bottom side with the common ground plane.

Examples of board layouts for 150- $\Omega$  -, 1- $\Omega$  - , DPI- and (G)TEM-cell testing are shown in Annex C.

#### 9.5.3 Transient pulses

For transient pulse tests the RF emission and immunity test board can be reused if the test board is designed to handle the voltage and current characteristics of the applied transient pulses.

# 9.5.4 System level ESD

For unpowered <u>system level ESD tests</u> a well defined test board shall be used to provide test conditions similar to application conditions for global pins and to achieve high reproducibility of results.

The DUT shall be assembled on top of the test board and all pins under test should be connected directly by a trace to the discharge point without any via to ensure proper test signal transfer to the pin. The length of the discharge trace should be as short as possible (e.g. < 30 mm) and the trace width (e.g. 0,254 mm) shall handle the expected discharge current without significant attenuation. If a directional change of the discharge trace is necessary it shall be designed with rounded corners or an angle < 45°. The Discharge point, where the tip of the ESD generator shall be connected, should have a circular shape with a diameter of e.g. 3 mm and a connected via of 1.5 mm to snap in the discharge tip. Alternatively a landing pad of e.g. 3 mm without via should be designed for connecting the ESD generator by a spring tip to the board. To avoid sparkover between discharge point and reference ground a distance of e.g. > 5 mm should be assured. The bottom side of the test board shall be designed as GND reference plane. The GND connection of the ESD generator to the test board GND can be realized e.g. by a socket, metallic frame or test fixture. If mandatory or additionally recommended components are used they shall be placed close to the DUT. The DUT can also be connected by an IC socket, if the rise time of the test signal is reduced by external components or not affecting the test results.

Examples of test boards are given in Annex C.

# 10 Functional configurations and operating modes

The functional configuration of the FFUs describes the operation of the sources and sinks in a FFU during the emission measurement or immunity test period. The pin loading is given by the test and measurement networks described in chapter 8. Any deviations of the functional or hardware configuration have to be noted in the test report.

# 10.1 Test configuration for ICs without CPU

# 10.1.1 Emission test configuration

|        |            | line driver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | PM1        | To measure the <u>direct switching noise</u> of a line driver the driver shall operate with the maximum frequency and the shortest switching time as specified in the IC data sheet. The duty cycle should be set to 50 %. If there is a function integrated to use EMC optimized operation modes they should be measured additionally. If more than one driver is tested simultaneously all drivers have to be controlled synchronously. For <u>core cross coupling</u> noise measurement the line driver has to be set in a permanent high state. This measurement should be performed only if a cross coupling by internal periodical sources with frequencies above 1 MHz is expected. LIN communication drivers have to be tested according to EMC evaluation of LIN transceivers [20].                                                                                                                                                                                                                                                               |
|        |            | line receiver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|        | PM2        | To measure the <u>core cross coupling</u> emission at a line receiver the receiver has to<br>be set in the normal receiving mode. This measurement should be performed only if<br>a cross coupling by internal periodical sources with frequencies above 1 MHz is<br>expected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| odule: |            | LIN communication receivers have to be tested according to EMC evaluation of LIN transceivers [20].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Ĕ      |            | aummatrical line drivere                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| tn     |            | symmetrical line drivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| port n | PM3        | To measure the <u>direct switching noise</u> of a symmetrical line driver the drivers shall operate with the maximum frequency and the shortest switching time as specified in the IC data sheet. The duty cycle should be set to 50 %. If there is a function integrated to use EMC optimized operation modes they should be measured additionally.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| port n | PM3        | To measure the <u>direct switching noise</u> of a symmetrical line driver the drivers shall operate with the maximum frequency and the shortest switching time as specified in the IC data sheet. The duty cycle should be set to 50 %. If there is a function integrated to use EMC optimized operation modes they should be measured additionally.<br>For <u>core cross coupling</u> emission measurement the line driver has to be set in a permanent high state. This measurement should be performed only if a cross coupling by internal periodical sources with frequencies above 1 MHz is expected. CAN symmetrical line drivers have to be tested according to specification EMC evaluation of CAN-Transceivers [19].                                                                                                                                                                                                                                                                                                                             |
| port n | PM3        | To measure the <u>direct switching noise</u> of a symmetrical line driver the drivers shall operate with the maximum frequency and the shortest switching time as specified in the IC data sheet. The duty cycle should be set to 50 %. If there is a function integrated to use EMC optimized operation modes they should be measured additionally.<br>For <u>core cross coupling</u> emission measurement the line driver has to be set in a permanent high state. This measurement should be performed only if a cross coupling by internal periodical sources with frequencies above 1 MHz is expected. CAN symmetrical line drivers have to be tested according to specification EMC evaluation of CAN-Transceivers [19].                                                                                                                                                                                                                                                                                                                             |
| port n | PM3<br>PM4 | To measure the <u>direct switching noise</u> of a symmetrical line driver the drivers shall operate with the maximum frequency and the shortest switching time as specified in the IC data sheet. The duty cycle should be set to 50 %. If there is a function integrated to use EMC optimized operation modes they should be measured additionally.<br>For <u>core cross coupling</u> emission measurement the line driver has to be set in a permanent high state. This measurement should be performed only if a cross coupling by internal periodical sources with frequencies above 1 MHz is expected.<br>CAN symmetrical line drivers have to be tested according to specification EMC evaluation of CAN-Transceivers [19].<br><b>symmetrical line receiver</b><br>To measure the <u>core cross coupling</u> emission of a symmetrical line receiver the receiver has to be set in the normal receiving mode. This measurement should be performed only if a cross coupling by internal periodical sources with frequencies above 1 MHz is expected. |

|                      |     | regional driver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      | PM5 | To measure the <u>direct switching noise</u> of a regional driver the driver shall operate<br>with the maximum frequency and the shortest switching time as specified in the IC<br>data sheet. The duty cycle should be set to 50%. If there is a function integrated to<br>use EMC optimized operation modes they should be measured additionally.<br>For <u>core cross coupling</u> noise measurement the regional driver has to be set in a<br>permanent high state to measure effects caused by internal periodical sources. This<br>measurement should be performed only if a cross coupling by internal periodical<br>sources with frequencies above 1 MHz is expected.<br>To measure the <u>pin to pin cross coupling</u> noise caused by the neighbouring pins the<br>measured pin shall be set at high level and the neighbouring pins shall operate with<br>the maximum frequency and the shortest switching time as specified in the IC data<br>sheet. The duty cycle should be set to 50%. |
|                      | PM6 | <b>regional input</b><br>For <u>core cross coupling</u> noise measurement the regional input shall stay in the default state to measure effects caused by internal periodical sources. This measurement should be performed only if a cross coupling by internal periodical sources with frequencies above 1 MHz is expected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| port modules         | PM7 | <ul> <li>high side driver</li> <li>To measure the <u>direct switching noise</u> of a high side driver the driver shall operate with the maximum frequency and the shortest switching time as specified in the IC data sheet. The switching time should take less than 1% of the switching period. The duty cycle should be set to 50%. If there is a function integrated to use EMC optimized operation modes they should be measured additionally with the same frequency as before.</li> <li>For <u>core cross coupling</u> noise measurement the high side driver has to be set in a permanent high state to measure effects caused by internal periodical sources. This measurement should be performed only if a cross coupling by internal periodical sources with frequencies above 1 MHz is expected.</li> </ul>                                                                                                                                                                               |
|                      | PM8 | <b>Iow side driver</b><br>To measure the <u>direct switching noise</u> of a low side driver the driver shall operate with the maximum frequency and the shortest switching time as specified in the IC data sheet. The switching time should take less than 1% of the switching period. The duty cycle should be set to 50%. If there is a function integrated to use EMC optimized operation modes they should be measured additionally with the same frequency as before.<br>For <u>core cross coupling</u> noise measurement the low side driver has to be set in a permanent high state to measure effects caused by internal periodical sources. This measurement should be performed only if a cross coupling by internal periodical sources with frequencies above 1 MHz is expected.                                                                                                                                                                                                           |
| supply<br>module     | SM1 | To measure the emission on the supply the IC shall be powered as for normal operation. All modules shall operate as defined for normal operation according to data sheet. All internal periodical sources shall be active and operate with maximum frequency and power.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| core<br>module       | CM1 | The core module shall operate as defined for normal IC function. All internal periodical sources shall be active and operate with maximum frequency and power.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| oscillator<br>module | OM1 | If an oscillator is used it has to be activated and operate with maximum frequency and power as specified.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

Table 37: Emission test configuration for ICs without CPU

# 10.1.2 Immunity and transient test configuration

| port modules | PMS          | Ine driver         To measure the immunity of a line driver two functional operation modes have to be tested. In the first mode the driver shall operate with a typical frequency and the typical switching time as specified in the IC data sheet. The duty cycle should be set to 50%. In the second mode the driver has to be set in a permanent high state.         For both operation modes the functionality shall be monitored directly at the line driver pin and indirectly at another functional module output port of the IC to detect cross coupling effects to other FFUs.         If there is a function integrated to use EMC optimized operation modes they should be measured additionally. If more than one driver is tested simultaneously all drivers have to be controlled synchronously.         LIN communication drivers have to be tested according to EMC evaluation of LIN transceivers [20]. |
|--------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | PM1          | <ul> <li>line receiver</li> <li>To measure the immunity at a line receiver the receiver has to be set in the normal receiving mode.</li> <li>The monitoring shall be done indirectly at another FFU functional module output port of the IC to detect cross coupling effects to other FFUs. There is no possibility to distinguish between the immunity behavior of the receiver and cross coupling effects into other FFUs.</li> <li>LIN communication receivers have to be tested according to EMC evaluation of LIN transceivers [20].</li> </ul>                                                                                                                                                                                                                                                                                                                                                                     |
|              | 99999<br>PM1 | <ul> <li>symmetrical line driver To measure the immunity of a symmetrical line driver two functional operation modes have to be tested. In the first mode the driver shall operate with a typical frequency and the typical switching time as specified in the IC data sheet. The duty cycle should be set to 50%. In the second mode the driver shall be deactivated and stay in the default state. </li> <li>For both operation modes the functionality shall be monitored directly at the line driver pin and indirectly at another functional module output port of the IC to detect cross coupling effects to other FFUs. If there is a function integrated to use EMC optimized operation modes they should be measured additionally. CAN communication drivers have to be tested according to EMC evaluation of CAN transceivers [19].</li></ul>                                                                  |
|              | PM1          | <ul> <li>symmetrical line receiver         To measure the immunity of a symmetrical line receiver the receiver has to be set             in an active receiving mode.         The monitoring shall be done indirectly at another functional module output port of             the IC to detect cross coupling effects to other FFUs. There is no possibility to             distinguish between the immunity behavior of the receiver and cross coupling             effects into other FFUs.             CAN communication receivers have to be tested according to EMC evaluation of             CAN transceivers [19].         </li> </ul>                                                                                                                                                                                                                                                                            |
|              | PM1          | <ul> <li>regional driver</li> <li>To measure the immunity of a regional driver three functional operation modes are possible. The test shall be performed at least in the toggling mode with a typical frequency and the typical switching time as specified in the IC data sheet. The duty cycle should be set to 50%. Optionally the driver can be tested in a permanent high state and/or low state.</li> <li>For all operation modes the functionality shall be monitored directly at the regional driver pin and indirectly at another functional module output port of the IC to detect cross coupling effects to other FFUs. If there is an integrated function for EMC optimized operation modes these should be tested additionally.</li> </ul>                                                                                                                                                                 |

| port modules                                                       | PM14 | <b>regional input</b><br>To measure the immunity of a regional input the input has to be set in an active mode.<br>The monitoring shall be done indirectly at another functional module output port of the IC to detect cross coupling effects to other FFUs. There is no possibility to distinguish between the immunity behaviour of the input and cross coupling effects into other FFUs.                                                                                                                                                                                                                                                                                                                                                               |  |  |
|--------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                    | PM15 | <b>high side driver</b><br>To measure the immunity of a high side driver three functional operation modes<br>are possible. The test shall be performed at least in the toggling mode with a<br>typical frequency and the typical switching time as specified in the IC data sheet.<br>The duty cycle should be set to 50%. Optionally the driver can be tested in a<br>permanent high state and/or low state.<br>For all operation modes the functionality shall be monitored directly at the high<br>side driver pin and indirectly at another functional module output port of the IC to<br>detect cross coupling effects to other FFUs.<br>If there is an integrated function for EMC optimized operation modes these should<br>be tested additionally. |  |  |
|                                                                    | PM16 | <b>Iow side driver</b><br>To measure the immunity of a Low Side driver three functional operation modes<br>are possible. The test shall be performed at least in the toggling mode with a<br>typical frequency and the typical switching time as specified in the IC data sheet.<br>The duty cycle should be set to 50%. Optionally the driver can be tested in a<br>permanent high state and/or low state.<br>For all operation modes the functionality shall be monitored directly at the Low<br>Side driver pin and indirectly at another functional module output port of the IC to<br>detect cross coupling effects to other FFUs.<br>If there is an integrated function for EMC optimized operation modes these should<br>be tested additionally.    |  |  |
| SM2<br>SM2<br>SM2<br>SM2<br>SM2<br>SM2<br>SM2<br>SM2<br>SM2<br>SM2 |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| nodule                                                             | CM2  | <b>core active mode</b><br>The core module shall operate as defined for normal IC function. All internal functions shall be active and operate with typical frequency and power.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| core n                                                             | CM3  | <b>core sleep modes</b><br>If it is possible to set the IC in other modes different to the normal mode such as<br>sleep mode, standby mode etc. these should be tested additionally.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| oscillator<br>module                                               | OM2  | If an oscillator is used it has to be activated and operate with typical frequency and power as specified.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |

 Table 38:
 Immunity test configuration for ICs without CPU

# 10.2 Test configuration for ICs with CPU

| configuration software module |                |        |                                            |                                                                          |   |                                                                                                                     |  |  |  |  |               |                   |   |
|-------------------------------|----------------|--------|--------------------------------------------|--------------------------------------------------------------------------|---|---------------------------------------------------------------------------------------------------------------------|--|--|--|--|---------------|-------------------|---|
| number                        | name           |        | short<br>description                       | description and definition of test <u>initialization</u> software module |   |                                                                                                                     |  |  |  |  |               |                   |   |
|                               |                |        |                                            | system<br>clock:                                                         | - | frequency $f = f_{max}$                                                                                             |  |  |  |  |               |                   |   |
|                               |                |        |                                            | CPU:                                                                     | - | active                                                                                                              |  |  |  |  |               |                   |   |
|                               |                |        |                                            | FFUs:                                                                    | - | all <i>Fixed-function Units</i> active, <i>if available:</i> system clock output active                             |  |  |  |  |               |                   |   |
|                               |                |        | ting                                       | active ports:                                                            | - | all multifunction ports switched to FFU function                                                                    |  |  |  |  |               |                   |   |
|                               | ģ              |        | sett                                       |                                                                          | - | fastest slew rate of drivers                                                                                        |  |  |  |  |               |                   |   |
| C1                            | ferenc         |        | case' a                                    | inactive<br>Ports:                                                       | - | all other ports                                                                                                     |  |  |  |  |               |                   |   |
|                               | ref<br>worst c |        | 'worst o                                   | memory<br>access:                                                        | - | choose the memory access for the loop software<br>module with highest emission potential available, for<br>example: |  |  |  |  |               |                   |   |
|                               |                |        |                                            |                                                                          |   | <ul> <li>synchronous access from external memory (burst mode)</li> </ul>                                            |  |  |  |  |               |                   |   |
|                               |                |        |                                            |                                                                          |   | - asynchronous access from external memory                                                                          |  |  |  |  |               |                   |   |
|                               |                |        |                                            |                                                                          |   | <ul> <li>internal access from on-chip memory</li> </ul>                                                             |  |  |  |  |               |                   |   |
|                               |                |        | 1<br>on with synchronous<br>/ system clock | system<br>clock:                                                         | - | frequency $f = f_{max}$                                                                                             |  |  |  |  |               |                   |   |
|                               |                |        |                                            | CPU:                                                                     | - | active                                                                                                              |  |  |  |  |               |                   |   |
|                               |                |        |                                            | FFUs:                                                                    | - | all <i>Fixed-function Units</i> inactive, except the memory interface                                               |  |  |  |  |               |                   |   |
|                               |                |        |                                            | active ports:                                                            | - | buses                                                                                                               |  |  |  |  |               |                   |   |
| C2                            |                | ٦      |                                            |                                                                          | - | bus clock (system clock output active)                                                                              |  |  |  |  |               |                   |   |
|                               |                |        | ess                                        |                                                                          | - | fastest slew rate of drivers                                                                                        |  |  |  |  |               |                   |   |
|                               |                | s mode | i exec                                     | inactive<br>Ports:                                                       | - | all other ports                                                                                                     |  |  |  |  |               |                   |   |
|                               | s mode         |        |                                            |                                                                          |   |                                                                                                                     |  |  |  |  | progran<br>bu | memory<br>access: | - |
|                               | nq             |        | 2/                                         | system<br>clock:                                                         | - | frequency $f = f_{max}$                                                                                             |  |  |  |  |               |                   |   |
|                               |                |        | vith<br>sess                               | CPU:                                                                     | - | active                                                                                                              |  |  |  |  |               |                   |   |
|                               |                |        | tion w<br>ls acc                           | FFUs:                                                                    | - | all <i>Fixed-function Units</i> inactive, except the memory interface                                               |  |  |  |  |               |                   |   |
| C3                            |                | 2      | kecu<br>Is b<br>n cl                       | active ports:                                                            | - | buses                                                                                                               |  |  |  |  |               |                   |   |
|                               |                |        | n ex<br>nou:                               |                                                                          | - | fastest slew rate of drivers                                                                                        |  |  |  |  |               |                   |   |
|                               |                |        | Jran<br>hro<br>sy:                         | inactive                                                                 | - | all other ports                                                                                                     |  |  |  |  |               |                   |   |
|                               |                |        | ynci                                       | Ports:                                                                   | - | bus clock (System clock output inactive)                                                                            |  |  |  |  |               |                   |   |
|                               |                |        | asi                                        | memory<br>access:                                                        | - | memory access for the loop software module:<br>asynchronous access from external memory                             |  |  |  |  |               |                   |   |

# 10.2.1 Software initialization for emission tests

|    |            |      | Ħ                  | system             | - frequency $f = f_{max}$                                                                                                                                                |         |  |  |
|----|------------|------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|
|    | Ø          |      | n withor<br>output | clock:             |                                                                                                                                                                          |         |  |  |
|    |            |      |                    |                    | active     all Eived function Units insetive                                                                                                                             |         |  |  |
| C4 | pou        | ~    | utio               | FFUS.              |                                                                                                                                                                          |         |  |  |
| 04 | C4 L<br>S1 | (1)  | xec<br>r clo       | inactive           | - all ports (Buses and all other ports)                                                                                                                                  |         |  |  |
|    | q          |      | ip e               | Ports:             | <ul> <li>bus clock (System clock output inactive)</li> </ul>                                                                                                             |         |  |  |
|    |            |      | sys                | memory             | - memory access for the loop software module:                                                                                                                            |         |  |  |
|    |            |      | or                 | access:            | internal access from on-chip memory                                                                                                                                      |         |  |  |
|    |            |      |                    | system<br>clock:   | - frequency $f = f_{max}$                                                                                                                                                |         |  |  |
|    |            |      |                    | CPU:               | - active                                                                                                                                                                 |         |  |  |
|    |            |      |                    | FFUs:              | <ul> <li>all Fixed-function Units inactive, except the FF<br/>corresponding to a tested driver (if system cloc<br/>output is available, its test is required)</li> </ul> | U<br>xk |  |  |
|    |            |      | est                | active ports:      | driver slew rate switched to                                                                                                                                             |         |  |  |
|    | 5          | 5    | rate to            |                    | I. Required: fastest slew rate<br>II. Optional: slower slew rates                                                                                                        |         |  |  |
| C5 | 2<br>viv   | ally | r slew             | inactive<br>ports: | all other ports                                                                                                                                                          |         |  |  |
|    |            |      | drive              | memory<br>access:  | choose the memory access for the loop softw<br>module with lowest emission potential ( <i>low,</i><br><i>medium, high</i> ) available, for example:                      | are     |  |  |
|    |            |      |                    |                    | low internal access from on-chip memor                                                                                                                                   | ry      |  |  |
|    |            |      |                    |                    | <i>medium</i> asynchronous access from external memory                                                                                                                   |         |  |  |
|    |            |      |                    |                    | high synchronous access from external<br>memory (burst mode)                                                                                                             |         |  |  |
|    |            |      |                    | system<br>clock:   | - frequency = f <sub>max</sub>                                                                                                                                           |         |  |  |
|    |            |      | ode                | CPU:               | - inactive ('wait' mode, 'hold' mode), if available                                                                                                                      |         |  |  |
|    | to<br>to   |      | tor) m             | FFUs:              | <ul> <li>all Fixed-function Units functionally inactive and<br/>unclocked</li> </ul>                                                                                     | d       |  |  |
| C6 |            | nlio | cilla              | active ports:      | - none                                                                                                                                                                   |         |  |  |
|    | Č          | ő    | (Os                | inactive           | - all ports                                                                                                                                                              |         |  |  |
|    |            |      | dle                | Ports:             |                                                                                                                                                                          |         |  |  |
|    |            |      | .0                 | memory<br>access:  | <ul> <li>memory access for the loop software module:</li> </ul>                                                                                                          | none    |  |  |
|    |            |      |                    | system             | - frequency $f = f_{max}$                                                                                                                                                |         |  |  |
|    |            |      | ode                | CIOCK:             | <ul> <li>maximum clock tree frequency in clock tree<br/>distribution</li> </ul>                                                                                          |         |  |  |
|    |            | D    | Ē                  | CPU:               | - inactive ('wait' mode, 'hold' mode), if available                                                                                                                      |         |  |  |
| C7 | + +        |      | ck tre             | FFUs:              | <ul> <li>all Fixed-function Units clocked, but functionall<br/>inactive</li> </ul>                                                                                       | У       |  |  |
|    |            | 5    | clo                | active ports:      | - none                                                                                                                                                                   |         |  |  |
|    |            |      | active             | inactive<br>Ports: | · all ports                                                                                                                                                              |         |  |  |
|    |            |      |                    | memory<br>access:  | memory access for the loop software module:                                                                                                                              | none    |  |  |

|    |                            |                                                | system<br>clock:   | -   | frequenc                   | $f = f_{\max}$                                                                                                     |
|----|----------------------------|------------------------------------------------|--------------------|-----|----------------------------|--------------------------------------------------------------------------------------------------------------------|
|    |                            |                                                | CPU:               | -   | minimum                    | required activity                                                                                                  |
|    |                            |                                                | FFUs:              | -   | all Fixed-<br>under inv    | function Units inactive, except the FFU estigation                                                                 |
|    |                            | $\supset$                                      | active ports:      | -   | controlled                 | ports by FFU under investigation                                                                                   |
| C8 | single FFU                 | single FFU<br>test single FF                   | inactive<br>Ports: | -   | all other p                | ports                                                                                                              |
|    |                            |                                                | memory<br>access:  |     | choose<br>module<br>medium | the memory access for the loop software<br>with lowest emission potential (low,<br>, high) available, for example: |
|    |                            |                                                |                    |     | low                        | internal access from on-chip memory                                                                                |
|    |                            |                                                |                    |     | medium                     | asynchronous access from external<br>memory                                                                        |
|    |                            |                                                |                    |     | high                       | synchronous access from external<br>memory (burst mode)                                                            |
|    | Ę                          | in at<br>m                                     | system<br>clock:   | -   | frequenc                   | / f < f <sub>max</sub>                                                                                             |
| C9 | reduced syste<br>frequency | on-chip executic<br>reduced syste<br>frequency |                    | com | bined with                 | configuration modules C1C8                                                                                         |

Table 39: Test initialization software module for cores containing a CPU

Notes:

1. The measurement should start after finishing the initialization

2. This table may be extended by further tests agreed between the customer and IC supplier

| configuration software module |                    |                                  |                                                                                                                                      |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|-------------------------------|--------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| number                        | name               | short<br>description             | description and definition of test <u>initialization</u> software module                                                             |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| C10                           | immunity reference | functional 'Worst case' setting  | system<br>clock:<br>CPU:<br>FFUs:<br>active ports:<br>inactive<br>ports:<br>monitor pin:<br>error<br>detection:<br>memory<br>access: | - | <ul> <li>frequency f = f<sub>max</sub></li> <li>active</li> <li>all <i>Fixed-function Units</i> active, <i>if available:</i> system clock output active</li> <li>all multifunction ports switched to FFU function fastest slew rate of drivers</li> <li>all other ports</li> <li>a pin of a non-multifunction port without FFU function, toggle signal with fixed relation to system clock (constant frequency), CPU-driven</li> <li>all possible error detections should be active (e.g. watchdog, oscillator loss of lock, internal/external bus errors / FFU-errors, traps, interrupts)</li> <li>load/compare/store loop inside internal/external memory</li> <li>each error case should stop the toggling signal on the monitor pin</li> <li>choose the memory access for the loop software module with highest functional potential (<i>high, medium, low</i>) available, for example:</li> <li><i>high</i> synchronous access from external memory (burst mode)</li> <li><i>medium</i> asynchronous access from external memory</li> </ul> |  |  |  |  |
|                               |                    |                                  | system                                                                                                                               | - | frequency $f = f_{\text{oscillator}}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| C11                           | oscillator         | idle mode (oscillator test-mode) | CIOCK:<br>CPU:<br>FFUs:<br>OSC:<br>active ports:<br>inactive<br>Ports:<br>memory<br>access:                                          | - | inactive ('wait' mode, 'hold' mode), if available<br>all <i>Fixed-function Units</i> functionally inactive and<br>unclocked<br>all different Oscillator-driver-settings must be tested<br>on a typical crystal (e.g. according to data sheet like<br>4 MHz / 16 MHz)<br>clock output or a toggling port for monitoring<br>all ports<br>memory access for the loop software module: none                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |

# 10.2.2 Software initialization for immunity and transient voltage tests

 Table 40:
 Immunity test configuration for ICs with CPU

Notes:

1. The measurement shall start after finishing the initialization

2. This table may be extended by further tests agreed between the customer and IC supplier

# 10.2.3 Software loop

The software loop is applicable for emission, immunity and transient test.

The test software should be developed with respect to the expected dwell or measurement time.

| loop software module |                          | description and definition of test loop software module                                                                                                                                                                                                                                                                                                                     |                                                                                          |  |  |  |
|----------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--|--|--|
| number               | short description        | description and definition of test <u>loop</u> software module                                                                                                                                                                                                                                                                                                              |                                                                                          |  |  |  |
| S0                   | idle                     | none                                                                                                                                                                                                                                                                                                                                                                        |                                                                                          |  |  |  |
| S1                   | fastest instruction loop | example:<br>label: jump(unconditional) label                                                                                                                                                                                                                                                                                                                                |                                                                                          |  |  |  |
| S2                   | RAM copy                 | Copied data range is equal or<br>more than 10% of available<br>RAM. Data pattern is<br>alternating \$AA and \$55<br>(length depending on data bus<br>width) in consecutive RAM<br>access. Source memory area<br>and destination memory area<br>shall differ by the maximum<br>number of address bits                                                                        | memory<br>address<br>vector + 1<br>increment<br>wxb0002000000000000000000000000000000000 |  |  |  |
| S3                   | driver output action     | toggling driver outputs                                                                                                                                                                                                                                                                                                                                                     |                                                                                          |  |  |  |
| S4                   | IEC increment            | [IEC 61967-1, annex B]: "This simple routine implements a counter function using a single 8-bit port. Every 100 µs, the port output is incremented or decremented. After 10 count cycles (256 ms) an LED output is complemented. This will provide a blinking light indication with a frequency of about 2 Hz. For consistency, equivalent loop times shall be maintained." |                                                                                          |  |  |  |
| S5                   | FFU dedicated software   | CPU runs at minimum required activity for FFU controlling,<br>target is autonomous running mode of the FFU under<br>investigation<br>All FFU parameters: Adjust to EMC worst case condition                                                                                                                                                                                 |                                                                                          |  |  |  |
| S6                   | read receiver/input      | read receiver/input register                                                                                                                                                                                                                                                                                                                                                |                                                                                          |  |  |  |

 Table 41: Test loop software module for cores containing a CPU

# 11 EMC limits for automotive ICs

All relevant pins of an IC shall be classified according to the limits given in the following chapters. Mandatory components are regarded as part of the IC and shall be added for the test.

The limit classes are different depending on the requirements given by the application. The application EMC effort is defined by the application itself, ECU housing, number of layers, filters elements etc.

| limit class | description            |  |  |
|-------------|------------------------|--|--|
| I           | low EMC requirement    |  |  |
| II          | medium EMC requirement |  |  |
| III         | high EMC requirement   |  |  |
| С           | customer specific      |  |  |

Table 42: EMC limits for automotive ICs

# 11.1 RF emission

#### 11.1.1 Emission level scheme

The following level scheme can be used to classify the emission of ICs.



Figure 26: Emission level scheme according to IEC61967-2, IEC61967-4 and IEC61967-8

By selecting the right emission level and defining a limit class for a dedicated IC pin the desired functionality and operation mode has to be considered.

Toggling digital data pins, periodically switching analog power outputs etc. generate switching harmonics as a matter of principle. This may violate emission requirements in terms of standard limit classes but cannot be avoided by IC design measures for functional reasons. The resulting spectrum can be obtained by Fourier transformation of the functional specified signal waveform as described in Annex G. This spectrum describes the limitation of the minimal emission and has to be considered to define superimposed specific limits for those pins.

| limit class | 150 Ω method      |       | 1 Ω method |       | (G)TEM cell | IC stripline |
|-------------|-------------------|-------|------------|-------|-------------|--------------|
|             | global            | local | global     | local | method      | method       |
| I           | 8-H               | 6-F   | 10-K       | 8-H   | I           | F            |
| II          | 10-K              | 8-H   | 12-M       | 10-K  | L           | Н            |
|             | 12-M              | 10-K  | 14-0       | 12-M  | N           | K            |
| С           | customer specific |       |            |       |             |              |

11.1.2 General emission limit classes

Table 43: General emission limit classes

Note: Stripline limits are calculated for stripline with septum height of 6,7 mm (16,6 dB) and adapted to the emission level scheme in Figure 26.

A conversion factor (X) to correlate measuring results of IC striplines with different heights to the default IC stripline height of 6,7 mm can be obtained by:

$$X = 20 * \log\left(\frac{h_1}{h_2}\right)$$

X = conversion factor in dB to IC stripline 6,7 mm height type results

 $h_1$  = active conductor height of specific type

 $h_2$  = active conductor height of 6,7 mm type



conducted emission 150  $\Omega$  method limit line set for all IC function modules

Figure 27: Limit line set  $150 \Omega$  method for global pins



Figure 28: Limit line set  $150 \Omega$  method for local pins

102 96 90 84 78 72 66 10 12 14 Class I κ 30  $\overline{\langle}$ 24 Class II Μ 18  $\parallel$ 12 Class III ο 6  $\overline{}$  $\searrow$ 0 0,1 1 10 100 1000 0,15 frequency / MHz

conducted emission 1  $\boldsymbol{\Omega}$  method limit line set for all IC function modules

Figure 29: Limit line set 1  $\Omega$  emission test method for global pins



Figure 30: Limit line set 1  $\Omega$  emission test method for local pins



radiated emission test methods (G)TEM-cell and IC stripline

Figure 31: Limit line set for (G)TEM cell emission test method



Figure 32: Limit line set for IC stripline emission test method

# 11.1.3 Emission limits for microcontrollers with external digital bus systems

Adapted limits C-BS for bus communication of microcontrollers with RAM or flash in configuration C1 and software loop S2.

Note: The performance of current 'digital systems' built of ICs of the type microcontroller RAM or flash, connected via busses, leads to higher emission values. To accommodate to this technical phenomenon, other emission values are allowed for this kind of IC type combination. In the case of applying such an IC type combination in an application, all other IC types used in the same application shall fulfil the limit of the agreed region.

emission limits for microcontrollers with external digital bus systems



Figure 33: Limit line 150  $\Omega$  for port pins of microcontrollers with external digital bus systems



Figure 34: Limit line 150  $\Omega$  for supply pins of microcontrollers with external digital bus systems



emission limits for microcontrollers with external digital bus systems

Figure 35: (G)TEM cell limit for microcontrollers with external digital bus systems


Figure 36: IC Stripline (6,7 mm) limit for microcontrollers with external digital bus systems

## 11.2 RF immunity

| immunity limit | D<br>forward po   | PI<br>wer / dBm | (G)TEM<br>E-field / (V/m) | IC stripline<br>E-field / (V/m) |  |  |  |  |  |
|----------------|-------------------|-----------------|---------------------------|---------------------------------|--|--|--|--|--|
| 0103565        | global pin        | local pin       | entire IC                 | entire IC                       |  |  |  |  |  |
| I              | 18                | 0               | 200                       | 200                             |  |  |  |  |  |
| II             | 24                | 6               | 400                       | 400                             |  |  |  |  |  |
| III            | 30                | 12              | 800                       | 800                             |  |  |  |  |  |
| С              | customer specific |                 |                           |                                 |  |  |  |  |  |

## 11.2.1 General immunity limit classes

Table 44: General immunity limit classes



## conducted immunity DPI method limit line set for all IC function modules

Figure 37: DPI limit line set for global pins



Figure 38: DPI limit line set for local pins



## radiated immunity test methods (G)TEM-cell and IC stripline

## 11.3 Pulse immunity

The specified test pulse voltage has to be applied to the pulse injection point. Depending on maximum ratings external protection might be required and test relevance has to be considered.

|        | immunity |        | transient exposure pin category /<br>coupling |        |                 |        |          |  |  |  |  |  |
|--------|----------|--------|-----------------------------------------------|--------|-----------------|--------|----------|--|--|--|--|--|
| nulco  | limit    |        | global local                                  |        |                 |        |          |  |  |  |  |  |
| puise  | classes  | 1 2    |                                               | 3      | 4               | 5      | class    |  |  |  |  |  |
|        |          | direct | direct 1nF                                    |        | 1nF<br>filtered | 10pF   |          |  |  |  |  |  |
|        | I        | -75 V  |                                               | -75 V  |                 |        |          |  |  |  |  |  |
| ISO 1  | II       | -112 V | n/a                                           | -112 V | n/a             | n/a    | CIC      |  |  |  |  |  |
|        |          | -150 V |                                               | -150 V |                 |        |          |  |  |  |  |  |
|        | I        | 37 V   |                                               | 37 V   |                 |        |          |  |  |  |  |  |
| ISO 2a | 11       | 55 V   | n/a                                           | 55 V   | n/a             | n/a    | Aic, Cic |  |  |  |  |  |
|        | III      | 112 V  |                                               | 112 V  |                 |        |          |  |  |  |  |  |
|        | I        | -112 V | -112 V                                        | -112 V | -112 V          | -112 V |          |  |  |  |  |  |
| ISO 3a | II       | -165 V | -165 V                                        | -165 V | -165 V          | -165 V | AIC, CIC |  |  |  |  |  |
|        | 111      | -220 V | -220 V                                        | -220 V | -220 V          | -220 V |          |  |  |  |  |  |
|        | I        | 75 V   | 75 V                                          | 75 V   | 75 V            | 75 V   |          |  |  |  |  |  |
| ISO 3b | II       | 112 V  | 112 V                                         | 112 V  | 112 V           | 112 V  | Aic, Cic |  |  |  |  |  |
|        |          | 150 V  | 150 V                                         | 150 V  | 150 V           | 150 V  |          |  |  |  |  |  |

11.3.1 Preliminary pulse immunity limit classes 12 V

Table 45: General immunity limit classes 12V

|        | transient exposure pin category /<br>coupling |        |        |                    |                 |        |          |  |  |  |
|--------|-----------------------------------------------|--------|--------|--------------------|-----------------|--------|----------|--|--|--|
| nulso  | limit                                         |        | gl     | local              | performance     |        |          |  |  |  |
| puise  | classes                                       | 1      | 2      | 3                  | 4               | 5      | class    |  |  |  |
|        |                                               | direct | 1nF    | direct<br>filtered | 1nF<br>filtered | 10pF   |          |  |  |  |
|        | I                                             | -300 V |        | -300 V             |                 |        |          |  |  |  |
| ISO 1  | II                                            | -450 V | n/a    | -450 V             | n/a             | n/a    | CIC      |  |  |  |
|        |                                               | -600 V |        | -600 V             |                 |        |          |  |  |  |
|        | I                                             | 37 V   |        | 37 V               |                 |        |          |  |  |  |
| ISO 2a | 11                                            | 55 V   | n/a    | 55 V               | n/a             | n/a    | AIC, CIC |  |  |  |
|        |                                               | 112 V  |        | 112 V              |                 |        |          |  |  |  |
|        | I                                             | -150 V | -150 V | -150 V             | -150 V          | -150 V |          |  |  |  |
| ISO 3a | 11                                            | -220 V | -220 V | -220 V             | -220 V          | -220 V | AIC, CIC |  |  |  |
|        |                                               | -300 V | -300 V | -300 V             | -300 V          | -300 V |          |  |  |  |
|        | I                                             | 150 V  | 150 V  | 150 V              | 150 V           | 150 V  |          |  |  |  |
| ISO 3b | II                                            | 220 V  | 220 V  | 220 V              | 220 V           | 220 V  | AIC, CIC |  |  |  |
|        |                                               | 300 V  | 300 V  | 300 V              | 300 V           | 300 V  |          |  |  |  |

## 11.3.2 Preliminary pulse immunity limit classes 24V

Table 46: General immunity limit classes 24V

# 11.4 System level ESD

| pin type   | model          | ESD generator<br>discharge network |       | standard                     | ESD class | ESD level         |  |
|------------|----------------|------------------------------------|-------|------------------------------|-----------|-------------------|--|
|            |                | С                                  | R     |                              |           |                   |  |
|            |                |                                    |       |                              | I         | 2 kV              |  |
|            | HBM            | 450                                | 220.0 |                              | II        | 4 kV              |  |
| giobai pin | (system level) | /stem level)                       |       | 150 10605 2 <sup>m</sup> Ed. | III       | 6 kV              |  |
|            |                |                                    |       |                              | С         | customer specific |  |

# 11.4.1 Preliminary limits for unpowered system level ESD test

Table 47: Preliminary limit classes for unpowered system level ESD tests

# 12 IC EMC specification

The IC EMC specification for a dedicated IC is either provided by the customer or by the IC supplier. It contains the pin selection, functional configuration, measurement method and limits (EMC requirements) for emission and immunity tests. Additionally the test board's schematic and special agreements may be included. Examples are given in Annex F.

## 13 Test report

Following items shall be part of the test report:

- References to used specifications and standards
- Schematic diagram of test board
- Pictures of test board layout and/or parts of it
- Description of external components
- Transfer characteristics of RF coupling paths
- Functional configurations of FFUs and description of implemented software modules for ICs with CPU
- Description of test equipment
- Description of monitoring points and failure criteria for immunity and transient voltage tests
- Description of any deviation from previously defined test parameters
- Result diagrams (emission: scaled in dBµV, immunity: scaled in dBm for DPI or V/m for (G)TEM and IC stripline) including limit lines
- Result table for transient and system level ESD tests

# 14 Contacts and authors

The following table shows company contact persons listed in alphabetic order:

| Name               | Company                                                                    | Email address                                 |
|--------------------|----------------------------------------------------------------------------|-----------------------------------------------|
| Felix Mueller      | Continental Automotive GmbH<br>P.O. Box 10 09 43<br>93009 Regensburg       | felix.mueller@continental-<br>corporation.com |
| Dr. Frank Klotz    | Infineon Technologies AG<br>Automotive Power – EMC Center<br>81726 München | frank.klotz@infineon.com                      |
| Dr. Wolfgang Pfaff | Robert Bosch GmbH<br>P.O. Box 300240<br>70442 Stuttgart                    | wolfgang.pfaff@de.bosch.com                   |
| Thomas Steinecke   | Infineon Technologies AG<br>Automotive Microcontrollers<br>81726 München   | thomas.steinecke@infineon.com                 |

Table 48: List of contact persons

This specification version 2.1 was created by a working group with experts and members of the German national standardization organization DKE from Bosch, Infineon and Continental. The authors are listed in alphabetical order by companies:

#### Robert Bosch GmbH:

Michael Bischoff, Frank Brandl, Dr. Carsten Hermann, Dr. Wolfgang Pfaff

#### Infineon Technologies AG:

Dr. Frank Klotz, Thomas Steinecke, Markus Unger

#### **Continental Automotive GmbH:**

Felix Müller, Christian Rödig, Gerhard Schmid

Other authors, listed in alphabetical order, have contributed to a previous version of this specification: Dr. Jörg Brückner, Michael Jöster, Herman Roozenbeek, Andreas Rupp, Christoph Schulz-Linkholt.

## Annex A Test network modification (emission, normative)

#### A.1 Start frequency calculation

The following hints help to calculate new start frequencies in case of modified coupling capacitors of the  $150-\Omega$ -measuring network. Basis of calculation:

T.

transfer ratio highpass voltage divider  $a = \frac{U_{\text{highpass.out}}}{U_{\text{highpassin}}} = \frac{Z_{\text{in}}}{Z_{\text{out}}};$  limit definition  $a\Big|_{-3\text{dB}} = \frac{1}{\sqrt{2}}$  (A1)

Magnitude of transfer ratio of 150  $\Omega$  network, see Figure 40.

$$|a| = \left| \frac{U_{highpassout}}{U_{highpassin}} \right| = 20 \cdot \log \left| \frac{(51\Omega \| 50\Omega)}{\sqrt{(120 \Omega + 51\Omega \| 50\Omega)^2 + \frac{1}{4\pi^2 f^2 C^2}}} \right|$$
  
$$f \to \infty : \qquad \qquad \left| a_{f \to \infty} \right| = 15,2 \text{ dB}$$
(A2)

I

(A3)

transfer ratio for  $f \rightarrow \infty$ :

Equation for limit frequency (highpass -3 dB point):  $f_{-3dB|_{MHz}} \approx \frac{1}{844 \, \Omega \cdot C_{|_{UF}}}$ 



Figure 40: 150  $\Omega$  network, attenuation chart of some example capacitor values

Table of useful capacitor values:

| value of 150 $\Omega$ network DC block capacitor | lower limit frequency (-3 dB) |
|--------------------------------------------------|-------------------------------|
| 100 nF                                           | 11 kHz                        |
| 6,8 nF *)                                        | 174 kHz                       |
| 1 nF                                             | 1,2 MHz                       |
| 100 pF                                           | 12 MHz                        |
| 68 pF                                            | 17 MHz                        |
| 50 pF                                            | 24 MHz                        |
| 33 pF                                            | 36 MHz                        |

 Table 49:
 Limit frequencies of modified DC block capacitor values in 150 Ω network

 ') Note:
 Default value according to IEC standard

## Annex B Test definition for ICs with RF antenna pins (normative)

## B.1 General

RF antenna pins cannot be tested with conducted IC EMC test methods as defined in [3, 8]. The only exception would be a conducted emission measurement in a 50  $\Omega$  system at a 50  $\Omega$  matched network directly connected to the RF measuring receiver for information purpose.

Furthermore ICs with RF antenna pins cannot be tested properly with radiated IC EMC test methods as defined in [2, 5, 7, 9]. They have to fulfill special requirements specified in ETSI and FCC for wireless applications. Therefore these special IC types have to be tested similar to the target application in respect to radiated RF emission and RF immunity.

For ICs targeted for small autarkic wireless applications e.g. remote keyless entry (RKE) or tire pressure monitoring (TPMS) the test effort can be limited to the mandatory radiated tests. Local pin measurements are optional and should be performed only on special request.

## B.2 GTEM-cell test board and setup for ICs with RF antenna port

For predicting the IC performance a test board shall be used which carries the IC and all mandatory components but no system components as an antenna. This can be realized with a 50  $\Omega$  board which comprises the IC, mandatory elements and a matching network, transforming the impedance of the RF antenna driver/receiver pin to a 50  $\Omega$  port. The transformation network has to fulfill the requirements of the IC specification. The 50  $\Omega$  port shall be terminated with 50  $\Omega$ .

For testing the IC the terminated 50  $\Omega$  board is placed in GTEM cell on system level position as shown in Figure 41 and Figure 42, not on IC level position as in [2] and [7]. Therewith, all orientations can be tested. The IC is preferably supplied by a small battery on the test board. The 50  $\Omega$  test board as described fully provides emission/sensitivity caused by direct coupling of applied EM fields to the IC or to the mandatory components connected to the IC on the test board without overlaid antenna effects. Therefore this test provides IC level results based on tests similar to application tests without system effects e.g. caused by special antenna characteristics.

During test the IC shall be set in a constant transmitting/receiving mode.

#### **B.2.1** Radiated emission test

For radiated emission 24 test directions should be tested, which means 2 positions top/bottom in 4 directions 0°, 90°, 180°, 270° and in each *x*-, *y*-, z-orientation. The frequencies of interest are the harmonics of the carrier  $f_{carrier}$  up to the 10<sup>th</sup> harmonic of  $f_{carrier}$  (2 ·  $f_{carrier}$ , 3 ·  $f_{carrier}$ ,..., 10 ·  $f_{carrier}$ ). For each harmonic, the maximum received value is noted of each test direction. Out of all measured radiated field components the equivalent isotropic radiated power (EIRP) value has to be calculated (e.g. with a software tool provided by GTEM cell manufacturer). For one position with the IC in *x*-orientation (see  $x_a$  in Figure 43) a full scan in the frequency range up to 3 GHz shall be performed for information purpose.



Figure 41: Test setup radiated emission test

#### B.2.2 Radiated immunity test

For radiated immunity tests<sub>7</sub> in addition to the IC test board placed on the system level placement in the GTEM cell a receiving antenna has to be placed in GTEM cell nearby the absorbers of GTEM cell. The antenna connecting cable shall be placed along the bottom of GTEM cell and connected via feed trough connectors to the monitoring equipment (e.g. spectrum analyzer). The receiving antenna is used to monitor the carrier of the 50  $\Omega$  board during immunity test.

For radiated immunity tests at least 3 to 6 test directions shall be measured (1-2 of each *x*-, *y*-, *z*-orientation). The test directions shall be selected out of the test directions with the highest level of radiated emission. The test procedure in general can follow IEC62132-2 as the base for radiated immunity tests. As no antenna is applied to 50  $\Omega$  board, the carrier is of rather low power but sufficient for monitoring relative behavior of the carrier. Care has to be taken that the monitoring device is not overloaded by the applied field in any frequency range. If the signal from the applied HF source or high harmonics of the HF source is in the monitored frequency band around the carrier of DUT, these test frequencies cannot be tested. These frequencies have to be noted in test report.



Figure 42: Test Setup Radiated Immunity Test

#### B.2.3 Positioning and naming of the DUT in GTEM cell

For positioning of the test board with the DUT up to 24 directions are possible, if a rotation angle of 90 degree is used. Some examples and terms are given in the figures below indicating the x-,y-,z- field orientation and DUT position.

If the main positions of the DUT in respect to RF emission or RF reception are known, the test can be limited to these positions.



Figure 43: DUT Setup position in GTEM cell

# Annex C Layout recommendation (informative)

## C.1 Several networks

#### C.1.1 Layout example of 150 $\Omega$ networks on 2 layer and multi layer PCB



150  $\Omega$  network on 2 layer PCB

Notes:



#### Figure 44: Layout recommendation 150 Ω network

- The impedance of the signal island at the IC pin is not 150 Ω, but can be neglected as it is as small as possible.
  - This layout recommendation can be configured to perform Direct Power Injection (DPI) according IEC62132-4.
  - The distance of the 50  $\Omega$  trace edges to the ground copper edges on the same layer should be minimal twice of the distance between the 50  $\Omega$  trace and the ground plane underneath the trace.

#### C.1.2 Layout example of 1 $\Omega$ network on 2 layer and multi layer PCB



Figure 45: Layout recommendation 1  $\Omega$  network



## C.1.3 Layout example of DPI network on 2 layer and multi layer PCB

Figure 46: Layout recommendation DPI network

- Notes: The impedance of signal island at the IC pin is not 50  $\Omega$ , but can be neglected as it is as small as possible.
  - This layout recommendation can be configured to perform Conducted Emissions according to IEC61967-4.
  - The distance of the 50 Ω trace edges to the ground copper edges on the same layer should be minimal twice of the distance between the 50 Ω trace and the ground plane underneath the trace.

#### C.1.4 Layout Example of a TEM cell test board

The layout requirements for a TEM cell test board are described in detail in [1] and [2].



#### Figure 47: TEM cell test PCB shape

Notes:

- GND-vias are always plated through all layers
- all other vias are **partially** plated or buried only

# C.1.5 Layout example for systems with IC types *microcontroller, RAM and flash*

In Figure 48 a required 6 layer stack is shown used for systems built with IC types: *microcontroller, RAM* and *flash*:



Figure 48: Test board layer stack for systems built of IC types microcontroller, RAM and flash

## C.2 Multi method test board

For combined test boards for radiated and conducted tests (conducted emission and DPI) the conducted measurement points and adaptation networks with RF connectors at port pins and supply lines should be realized on the component side of the PCB. Every port pin and every independent power supply that has to be measured needs an adaptation network and a RF connector (e.g. SMA or SMB). Add the conducted test method networks to this board according to the previous chapter.

## C.3 Example of multi method test board for microcontrollers

This chapter describes PCB requirements and some layout hints for a combined radiated and conducted methods test board for microcontrollers including external RAM and Flash memory.

#### C.3.1 Component side (top layer, components, power planes)

To prevent unwanted resonances in the supply system, the wiring recommendation of the different PCB-layers should be followed. Every supply-island is connected with two SMB connectors. One connector is used for measuring the supply voltage according to the 150  $\Omega$  method in our example VDDP3 / VEXT for the external-bus/Flash supply-island and VDD for the core supply-island. The other connector which is directly connected with the corresponding supply-island is used for measuring the impedance of the supply-island and the transfer impedance between the supply-islands (in our example X\_VDDP3 / X\_VEXT for the external-bus/Flash supply-island and X\_VDD for the core supply-island). So the split power planes are routed directly on top layer and connected to their corresponding SMB/SMA connectors for spectrum analyzer / network analyzer measurements.



Figure 49: Component side

An integrated voltage regulator has to be placed on the test-board, too. Separated supply-lines to the different islands and component units should be used. Only plated-through holes through all layers and no partial vias shall be used for ground connections. For all other connections only partial vias are allowed. Bus wiring should be limited on component layer and inner layer 4 only. Any wiring between core decoupling capacitors at the component side should be prevented.



Figure 50: Detail of component side layer

The supply islands are connected by a special land to the supply line at the component side, which makes it possible to separate the island from the supply line very easily. Such an island is shown below in a picture detail of the component side layer.

#### C.3.2 Inner layer 1 (mid layer 1, ground plane):

The top site signal connections and ground should be at inner layer 1 only. Above inner layer 1 should be wiring of external address, data and bus control signals as well as power planes.



Figure 51: Inner layer 1

#### C.3.3 Inner layer 2 (mid layer 2, split power planes):

Inner layer 2 should be a split supply plane layer only without any wiring exceptions. Signal and supply vias are basically connected with all layers as far as possible by buried vias.



Figure 52: Inner layer 2

## C.3.4 Inner layer 3 (mid layer 3, ground plane) :

The main ground island can be placed more favorable at the inner layer 3 with access to buried vias and through hole vias.



Figure 53: Inner layer 3

#### C.3.5 Inner layer 4 (mid layer 4, signal wiring, split power plane):

Most of the signal routing should be done in inner layer 4. The wiring of the clock out signal should be between two ground areas in this layer only. USB bus traces for communication purposes are shown in this layer also. An easy access of signal layers is possible from the bottom DUT side by blind vias.



Figure 54: Inner layer 4

#### C.3.6 Bottom side (DUT, shielding GND for TEM-cell):

Only absolute minimum of wiring should be performed on this layer. Only the DUT (in this example a microcontroller) should be mounted on this layer.



Figure 55: Solder side

## C.4 Layout examples of system level ESD test boards

An example of a system level ESD test board with soldered IC used for testing global pins of transceiver ICs is shown in Figure 56.



Figure 56: Example of system level ESD test board with soldered IC in top- and bottom layer view



Figure 57: Example of system level ESD test board and fixture

An example of a system level ESD test board with IC connected via socket and external components is shown in Figure 59 to Figure 63.



Figure 58: Recommended 4 layer stack up of a test board for IC type microcontroller



Figure 59: Top layer example of system level ESD test board with microcontroller



Figure 60: Mid layer 1 example of system level ESD test board with microcontroller



Figure 61: Mid layer 2 example of system level ESD test board with microcontroller



Figure 62: Bottom layer example of system level ESD test board with microcontroller



Figure 63: Example of system level ESD test board with IC connected via socket

## Annex D Trace impedance calculation (informative)

## D.1 Equations for calculating micro stripline impedances

These equations should be used for approximation when a field simulator is not available [22]. A field simulator is required for most accurate results.

#### D.1.1 Micro stripline

$$Z_0 \approx \frac{87}{\sqrt{\varepsilon_r + 1.41}} \ln \left( \frac{5.98H}{0.8W + T} \right) \tag{D1}$$



- Note:
- The distance of the 50 Ω trace edges to the ground copper edges on the same layer should be at least twice the distance H between the 50 Ω trace and the ground plane underneath the trace.
- Please consider furthermore that in case of ground copper edges on the same layer the impedance is influenced if varnish is on the PCB surface, too.

## D.1.2 Symmetrical stripline

$$Z_{0,sym} \approx \frac{60}{\sqrt{\varepsilon_r}} \ln \left( \frac{4H}{0.67\pi (T+0.8W)} \right)$$
(D2)

valid when 
$$\frac{W}{H} < 0.35$$
 and  $\frac{T}{H} < 0.25$ 



Figure 65: Symmetrical stripline

## D.1.3 Offset stripline

The impedance for an offset stripline is calculated from the results of the symmetrical strip line formulas. The reader should note that this formula D3 is an approximation and the accuracy of the results should be treated as such. For more accurate results, use a field solver.

$$Z_{0_{offset}} = 2 \frac{Z_{0_{sym}}(2A, W, T, \varepsilon_r) \cdot Z_{0_{sym}}(2B, W, T, \varepsilon_r)}{Z_{0_{sym}}(2A, W, T, \varepsilon_r) + Z_{0_{sym}}(2B, W, T, \varepsilon_r)}$$
(D3)



#### Figure 66: Offset stripline

Note: The distance of the 50  $\Omega$  trace edges to the ground copper edges on the same layer should be at least H/2 (Figure 65) or B (Figure 66) between the 50  $\Omega$  trace and the ground plane underneath/above the trace.

## Annex E

# Modulation definition for immunity tests (informative)

This annex describes the principle of constant peak test level conservation for modulated signals according to ISO11452-1.

Example for electric field strength:

The electric field strength of the **continuous wave (CW)** signal,  $E_{CW}$  may be written in the form

$$E_{CW} = \widehat{E}_{CW} \cdot \cos(\omega t)$$

with  $\hat{E}_{CW}$  peak value of  $E_{CW}$ 

The mean power may be calculated to

$$P_{CW} = k \cdot \frac{\hat{E}_{CW}^{2}}{2}$$

with k proportionality factor depending on the specific test setup, e.g.

$$k = \frac{h^2}{Z}$$

for the IC stripline with h = height of stripline and  $Z = R = 50 \Omega$  source impedance.

The electric field strength of an **amplitude modulated (AM)** signal,  $E_{AM}$  may be written in the form

$$E_{AM} = \hat{E}_{CW} \cdot (1 + m \cdot \cos \vartheta t) \cos(\omega t)$$

with  $\mathcal{G}$  modulation frequency, e.g.  $\mathcal{G} = 2 \cdot \pi \cdot 1 \text{ kHz}$ .

Where the peak value is

$$\widehat{E}_{AM} = \widehat{E}_{CW} \cdot (1+m)$$

The mean power can be calculated by

$$P_{AM} = k \left( 1 + \frac{m^2}{2} \right) \cdot \frac{\hat{E}_{CW}}{2}^2$$

Note: The total power is the sum of the power in the carrier component and the power in the side-

The peak test level preservation may be written as

$$E_{CWpeak} = E_{AMpeak}$$

The relation between CW mean power and AM mean power is then

$$\frac{P_{AM}}{P_{CW}} = \frac{\left[\left(1 + \frac{m^2}{2}\right) \cdot \frac{E^{'2}}{2}\right]}{\frac{E^2}{2}} = \left(1 + \frac{m^2}{2}\right) \cdot \left(\frac{E^{'}}{E}\right) = \frac{\left(1 + \frac{m^2}{2}\right)}{\left(1 + m\right)^2}$$

Therefore

$$P_{AM} = P_{CW} \cdot \frac{2 + m^2}{2(1 + m)^2}$$

For  $\mathit{m}$  = 0,8 (AM 80%) this relation gives  $\mathit{P}_{\!A\!M}$  = 0,407  $\cdot$   $\mathit{P}_{\!C\!W}$ 

In all these formula m is the modulation index, other symbols are explained in the relevant parts of ISO11452.

The electric field strength of an **pulse modulated (PM)** signal,  $E_{PM}$  may be written in the form

$$E_{PM} = \begin{cases} \widehat{E}_{CW} \cdot \cos(\omega t) \Big|_{0}^{T_{on}} \\ 0 \Big|_{T_{on}}^{T} \end{cases}$$

with  $T_{on}$  and T according to figure 67.

The r.m.s. value of  $E_{PM}$  is

$$E_{PM},_{rms} = \sqrt{\frac{1}{T} \int_{0}^{T} E_{PM}^{2} dt} = \sqrt{\frac{1}{T} \left( \hat{E}^{2} \int_{0}^{T_{on}} \cos(\omega t) dt + 0 \right)} = \sqrt{\frac{T_{on}}{T} \cdot \frac{\hat{E}_{CW}}{\sqrt{2}}}$$

And the mean power can be written as

$$P_{PM} = k \left(\frac{T_{on}}{T}\right) \cdot \frac{\widehat{E}_{CW}}{2}^2$$

For  $T_0 = 577 \,\mu s$  and  $T = 4.600 \,\mu s$  this relation gives  $P_{PM} = 0.125 \cdot P_{CW}$ 



Figure 67: CW signal, AM signal and PM signal for constant peak test level

# Annex F Example of an IC EMC specification (informative)

## IC type with CPU, emission

|      |                       | cou                                | pling point           |                           |                            |                    | CO     | upling n          | nechani           | sm                | test method<br>selection with limit<br>(class I-III,C,C-BS) |    |                        |
|------|-----------------------|------------------------------------|-----------------------|---------------------------|----------------------------|--------------------|--------|-------------------|-------------------|-------------------|-------------------------------------------------------------|----|------------------------|
|      | pin                   | (if available)                     | -                     | (                         | u                          |                    |        |                   |                   |                   |                                                             |    |                        |
| no.: | name                  | function                           | IC function<br>module | pin type<br>(global/local | functional<br>configuratio | operation<br>mode* | direct | port<br>crosstalk | core<br>crosstalk | osc.<br>crosstalk | 150 Q                                                       | ΰι | (G)TEM<br>IC-stripline |
| all  | signals               | for external (synchron             | ous and asynd         | chronous)                 | memory a                   | ccess              | Π      | 1                 |                   | Γ                 | Γ                                                           |    | Γ                      |
|      |                       | system clock<br>output             | regional<br>driver    | local                     | C1                         | S2                 |        |                   |                   |                   |                                                             |    | Ш                      |
|      |                       | data bus                           | regional<br>driver    | local                     | C1                         | S2                 |        |                   |                   |                   |                                                             |    | 111                    |
|      |                       | address bus                        | regional<br>driver    | local                     | C1                         | S2                 |        |                   |                   |                   |                                                             |    | Ш                      |
|      |                       | ALE signal pin                     | regional<br>driver    | local                     | C1                         | S2                 |        |                   |                   |                   |                                                             |    | Ш                      |
|      |                       | all chip select<br>(CS)            | regional<br>driver    | local                     | C1                         | S2                 |        |                   |                   |                   |                                                             |    | 111                    |
|      |                       | read (R)                           | regional<br>driver    | local                     | C1                         | S2                 |        |                   |                   |                   |                                                             |    | Ш                      |
|      |                       | write (W)                          | regional<br>driver    | local                     | C1                         | S2                 |        |                   |                   |                   |                                                             |    | Ш                      |
|      |                       | other memory<br>access signals     | regional<br>driver    | local                     | C1                         | S2                 |        |                   |                   |                   |                                                             |    | 111                    |
| dig  | gital grou            | ind                                |                       |                           | •                          |                    |        |                   |                   |                   |                                                             |    |                        |
|      |                       | GNDD1x                             | supply                | global                    | C1                         | S2                 |        |                   |                   |                   |                                                             |    |                        |
| su   | pplies                |                                    |                       |                           | •                          |                    |        |                   |                   |                   |                                                             |    |                        |
|      |                       | Vcc_core1x                         | supply                | global                    | C1                         | S2                 |        |                   | •                 |                   |                                                             |    |                        |
|      |                       | Vcc_osc                            | supply                | global                    | C6                         | S1                 |        |                   |                   | •                 |                                                             |    |                        |
|      |                       | Vcc_l/O                            | supply                | global                    | C1                         | S3                 |        | •                 |                   |                   |                                                             |    |                        |
| syi  | nchrono               | us serial bus                      |                       |                           |                            |                    |        |                   |                   |                   |                                                             |    |                        |
| (e.  | g.SPI, I <sup>2</sup> | C)                                 |                       |                           |                            |                    |        |                   |                   |                   |                                                             |    |                        |
|      |                       | clock out<br>(e.g. SPI CLK)        | regional<br>driver    | local                     | C1                         | S3                 | •      |                   |                   |                   | III                                                         |    | III                    |
|      |                       | com. data out<br>(e.g. MOSI)       | regional<br>driver    | local                     | C1                         | S3                 | •      |                   |                   |                   | 111                                                         |    | 111                    |
| I/C  | ) port wit            | h highest driver streng            | gth                   | 1                         |                            |                    | 1      | 1                 | 1                 | 1                 | 1                                                           | 1  |                        |
|      |                       |                                    |                       |                           | C5-S3                      | Т                  |        |                   |                   |                   |                                                             |    | 111                    |
|      |                       | digital I/O port in<br>output mode | regional<br>drivers   | local                     | C5-S3                      | IA                 |        | •                 | •                 | •                 | 111                                                         |    | 111                    |
|      |                       |                                    |                       |                           | C1-S2                      | IA                 |        |                   | •                 | •                 | Ш                                                           |    | Ш                      |
| inp  | out port              | l                                  |                       | r                         | 1                          |                    | 1      | 1                 |                   | 1                 | 1                                                           |    | 1                      |
|      |                       | digital (I/O) port in              | regional<br>receivers | local                     | C5-S3                      | H,L,<br>IA         |        | •                 | •                 | •                 | 111                                                         |    |                        |
|      |                       | input mode                         | regional<br>receivers | local                     | C1-S2                      | H,L,<br>IA         |        |                   | •                 | •                 | 111                                                         |    | 111                    |
|      |                       | analog port in                     | regional<br>receivers | local                     | C5-S3                      | H,L,<br>IA         |        | •                 | •                 | •                 | Ш                                                           |    | Ш                      |
|      |                       | input mode                         | regional<br>receivers | local                     | C1-S2                      | H,L,<br>IA         |        |                   | •                 | •                 | Ш                                                           |    | Ш                      |
| line | e drivers             | and line receivers                 |                       |                           |                            |                    |        | 1                 |                   |                   |                                                             |    |                        |
|      |                       |                                    |                       |                           | C5-S3                      | Т                  | •      |                   |                   |                   | III                                                         |    |                        |
|      |                       | relay drivers                      | line drivers          | global                    | C5-S3                      | H,L                |        | •                 |                   |                   | III                                                         |    |                        |
|      |                       |                                    |                       |                           | C1-S2                      | H,L                |        |                   | •                 | •                 |                                                             |    |                        |
|      |                       | 'Wake up' signal                   | line<br>receivers     | global                    | C1-S2                      | IA                 |        |                   | •                 | •                 | Ш                                                           |    | Ш                      |

|      | coupling point     |                        |                                   |                          |                            |                    |        |                   | coupling mechanism sele<br>(cla |                   |       |    | od<br>h limit<br>C-BS) |
|------|--------------------|------------------------|-----------------------------------|--------------------------|----------------------------|--------------------|--------|-------------------|---------------------------------|-------------------|-------|----|------------------------|
|      | pin (if available) |                        | -                                 | ÷                        | _ 5                        |                    |        |                   |                                 |                   |       |    | Ø                      |
| no.: | name               | function               | IC function<br>module             | pin type<br>(global/loca | functional<br>configuratio | operation<br>mode* | direct | port<br>crosstalk | core<br>crosstalk               | osc.<br>crosstalk | 150 Ω | 1Ω | (G)TEM<br>IC-stripline |
| as   | ynchrono           | ous serial bus (e.g. C | AN)                               |                          |                            |                    |        |                   |                                 |                   |       |    |                        |
|      |                    |                        | symmetric                         |                          | C5-S3                      | Т                  | •      |                   |                                 |                   | Ш     |    | 111                    |
|      |                    | CAN driver             | al line                           | global                   | C5-S3                      | H,L                |        | •                 |                                 |                   | III   |    |                        |
|      |                    |                        | drivers                           |                          | C1-S2                      | H,L                |        |                   | •                               | ٠                 |       |    |                        |
|      |                    | CAN receiver           | symmetric<br>al line<br>receivers | global                   | C1-S2                      | IA                 |        |                   | •                               | •                 | Ш     |    | ш                      |

Table 50: IC EMC specification, IC type with CPU, emission

\*) Note: T = toggle; H = static high potential, L = static low potential, A = defined active; IA = defined inactive (e.g. open drain mode passive, tristate), realised with internal or external pull up or pull down

|     |       |                     | injection po              | int                        | -               | -               |     | m        | onitoring                         |                | test method |     |     |                        |    |     |
|-----|-------|---------------------|---------------------------|----------------------------|-----------------|-----------------|-----|----------|-----------------------------------|----------------|-------------|-----|-----|------------------------|----|-----|
|     |       | pir                 | n                         |                            | e*)             | _               |     | moi<br>I | nitoring<br>pins                  |                |             |     |     |                        |    |     |
| no. | name  | function            | ort IC function<br>module | pin type<br>(global/local) | nfiguration mod | operation mode* | no. | name     | function                          | ilure criteria |             | IdO |     | (G)TEM<br>IC-stripline |    |     |
|     |       |                     | d                         |                            | 20              |                 |     |          |                                   | fai            | CW          | AM  | PM  | CW                     | AM | PM  |
|     |       | reset               | regional input            | local                      | C10             | S3              |     |          | I/O port                          | 1              |             |     |     |                        |    |     |
| DI  |       | onfiguration        | nine                      |                            | C10             | \$3             |     |          | reset                             | 2              | II          | II  | II  |                        |    |     |
|     | 0 1.  | orniguration        | pins                      |                            |                 |                 |     |          | CLK out                           |                |             | ш   | ш   |                        |    |     |
|     |       | PLL-                | regional input            | local                      | C10             | 53              |     |          | or                                | 1              | <br>        |     |     |                        |    |     |
|     |       | freq1x              | regional input            | 10001                      | 010             | 00              |     |          | toggling                          | •              |             |     |     |                        |    |     |
| I/C | ) ou  | Itput pins          |                           |                            |                 |                 |     |          | pon                               |                |             |     |     |                        |    |     |
|     |       | IA<br>open<br>drain | regional<br>output        | local                      | C10             | S3              |     |          | I/O port                          | 3              | II          | II  | II  |                        |    |     |
|     |       | H,L                 | regional<br>output        | local                      | C10             | S3              |     |          | I/O port                          | 3              | П           | Ш   | Ш   |                        |    |     |
|     |       | Т                   | regional<br>output        | local                      | C10             | S3              |     |          | I/O port                          | 3              | П           | Ш   | Ш   |                        |    |     |
| OS  | cilla | ator                |                           |                            |                 |                 |     |          |                                   |                |             |     |     |                        |    |     |
|     |       | Xtal1               | oscillator                | local                      | C11             | <b>S</b> 3      |     |          | CLK out<br>or                     | 1              | Ι           | I   | I   |                        |    |     |
|     |       | Xtal2               | coomator                  | local                      | ••••            | •••             |     |          | toggling<br>port                  |                | I           | I   | I   |                        |    |     |
| su  | ppli  | es                  |                           |                            |                 |                 |     |          | port                              |                |             | 1   | 1   |                        |    |     |
|     |       | Vcc_cor<br>e1x      | supply                    | global                     | C10             | S3              |     |          | I/O port                          | 1              | 111         | Ш   |     |                        |    |     |
|     |       | Vcc_osc             | supply                    | global                     | C10             | S3              |     |          | CLK out<br>or<br>toggling<br>port | 1              | 111         | 111 | 111 |                        |    |     |
|     |       | Vcc_I/O             | supply                    | global                     | C10             | S3              |     |          | I/O port                          | 1              | III         | III | III |                        |    |     |
| en  | tire  | IC                  |                           |                            |                 |                 |     |          |                                   |                |             | 1   | 1   |                        |    |     |
|     |       |                     |                           |                            | C10             | S3              |     |          | I/O port                          | 1              |             |     |     | III                    |    | III |

#### IC type with CPU, immunity

Table 51: IC EMC specification, IC type with CPU, part 1 immunity

\*) Note: T = toggle; H = static high potential, L = static low potential A = defined active; IA = defined inactive, realised with internal or external pull up or pull down

Failure criteria

| failure criterion no. | monitored function | failure criteria                |
|-----------------------|--------------------|---------------------------------|
| 1                     | toggling port      | frequency ±3%                   |
| 2                     | voltage at pin     | as specified in data sheet ±10% |

Table 52: IC EMC specification, IC type with CPU, part 2 failure criteria

#### **Pulse immunity**

|      |       | injec          | ction point               |                            |                             |                                               |  | mon                                           | nitoring      |                                               | test method |      |          |                  |                         |
|------|-------|----------------|---------------------------|----------------------------|-----------------------------|-----------------------------------------------|--|-----------------------------------------------|---------------|-----------------------------------------------|-------------|------|----------|------------------|-------------------------|
|      |       | pin            |                           |                            |                             | _                                             |  | monitorin                                     | ng pins       |                                               | _           |      |          |                  |                         |
| no.  | name  | function       | ort IC function<br>module | pin type<br>(global/local) | functional<br>configuration | functional<br>configuration<br>operation mode |  | functional<br>configuration<br>operation mode |               | functional<br>configuration<br>operation mode |             | name | function | failure criteria | transients or<br>supply |
|      |       |                | od                        |                            |                             | 0                                             |  |                                               |               |                                               |             |      |          |                  |                         |
|      |       |                |                           |                            |                             |                                               |  |                                               |               |                                               |             |      |          |                  |                         |
| exai | mple: |                |                           |                            |                             |                                               |  |                                               |               |                                               |             |      |          |                  |                         |
|      |       | reset          | regional                  | local                      | C1-S2                       | А                                             |  |                                               | I/O Port      | 1                                             | III         |      |          |                  |                         |
|      |       | 16361          | input                     | iocai                      | C1-S2                       | А                                             |  |                                               | reset         | 2                                             | III         |      |          |                  |                         |
|      |       |                |                           |                            |                             |                                               |  |                                               |               |                                               | III         |      |          |                  |                         |
|      |       | PLL-<br>freg1x | regional<br>input         | local                      | C1-S2                       | А                                             |  |                                               | togaling port | 1                                             | III         |      |          |                  |                         |
|      |       |                | put                       |                            |                             |                                               |  |                                               | toggig port   |                                               | =           |      |          |                  |                         |

#### Table 53: Structure of an IC EMC specification, part 1 pulse immunity

\*) Note: T = toggle; H = static high potential, L = static low potential A = defined active; IA = defined inactive, realized with internal or external pull up or pull down

## Failure criteria

| failure criterion no. | monitored function | failure criteria                |
|-----------------------|--------------------|---------------------------------|
| 1                     | toggling port      | frequency ±3%                   |
| 2                     | voltage at pin     | as specified in data sheet ±10% |

Table 54: Structure of an IC EMC specification, part 2 pulse immunity

#### System level ESD

| pin<br>no. | name | function        | external components | ESD Level |
|------------|------|-----------------|---------------------|-----------|
|            |      |                 |                     |           |
| example:   |      |                 |                     |           |
| 3          | OUT  | low side driver | none                |           |
| 7          | VCC  | supply          | 100 nF to GND       | II        |
| 12         | LIN  | line driver     | diode               | III       |
|            |      |                 |                     |           |

Table 55: Structure of an IC EMC specification, part system level ESD

## Annex G Calculation of pin specific limits (informative)

## G.1 Fourier transformation of time domain signals

Toggling digital data pins or periodically switching analog power outputs generate switching harmonics as a matter of principle defined by the functionally necessary and specified signal waveform. The resulting harmonics of those wanted signal waveforms can be calculated with Fourier-transformation.

For trapezoidal periodic signals as shown in Figure 68, the envelope of the resulting amplitude versus frequency spectrum can be subdivided into 3 sections. From the fundamental frequency of the signal up to the first corner frequency  $f_{g1}$  the spectral response is parallel with the frequency axis. After the first corner frequency  $f_{g1}$  the amplitudes diminish up to the second corner frequency  $f_{g2}$  with 20 dB/decade. From this point the spectrum decreases with 40 dB/decade, as shown in Figure 68. The simplified equations to calculate amplitudes and corner frequencies of the spectrum are shown in Figure 69.  $A_0$  is defined as the amplitude of original signal (*I* or *V*),  $t_i$  as the signal pulse width,  $t_s$  as the switching time,  $T_0$  as the period of the fundamental frequency and *n* as the multiples of the fundamental frequency.



Figure 68: Periodical trapezoidal signal, time domain



Figure 69: Fourier analysis of periodical signals (simplified calculation)

# 15 List of figures

| Figure 1:       | Common definition of an IC function module                                                    | 10 |
|-----------------|-----------------------------------------------------------------------------------------------|----|
| Figure 2:       | General test parameters: Immunity, definition of AM modulation carrier                        | 17 |
| Figure 3:       | General test parameters: Immunity, definition of PM modulation carrier                        | 17 |
| Figure 4:       | Port module                                                                                   | 19 |
| Figure 5:       | Supply module                                                                                 | 20 |
| Figure 6:       | Core module                                                                                   | 21 |
| Figure 7:       | Oscillator module                                                                             | 22 |
| Figure 8:       | Example of a Memory IC built up with the IC function modules                                  | 24 |
| Figure 9:       | Test and measurement networks for line driver                                                 | 32 |
| Figure 10:      | Test and measurement networks for line receiver                                               | 34 |
| Figure 11:      | Test and measurement networks for symmetrical line driver                                     | 35 |
| Figure 12:      | Test and measurement networks for symmetrical line receiver                                   | 36 |
| Figure 13:      | Test and measurement networks for regional driver                                             | 37 |
| Figure 14:      | Test and measurement networks for regional input                                              | 39 |
| Figure 15:      | Test and measurement networks for high side driver                                            | 40 |
| Figure 16:      | Test and measurement networks for low side driver                                             | 43 |
| Figure 17:      | Test and measurement network supply modules                                                   | 46 |
| Figure 18:      | Test and measurement networks oscillator module                                               | 48 |
| Figure 19:      | Test network for unpowered system ESD test on global pin                                      | 49 |
| Figure 20:      | DUT monitoring                                                                                | 50 |
| Figure 21:      | General setup for a decoupling network for monitoring                                         | 51 |
| Figure 22:      | Decoupling network for monitoring: transfer functions for low pass circuitry examples         | 52 |
| Figure 23:      | Example of "Direction x" and "Direction y" of TEM cell test PCB                               | 53 |
| Figure 24:      | Example of "Direction X" and "Direction Y" of IC stripline test PCB                           | 53 |
| Figure 25:      | System level ESD test setup                                                                   | 54 |
| Figure 26:      | Emission level scheme according to IEC61967-2, IEC61967-4 and IEC61967-8                      | 66 |
| Figure 27:      | Limit line set 150 $\Omega$ method for global pins                                            | 68 |
| Figure 28:      | Limit line set 150 $\Omega$ method for local pins                                             | 68 |
| Figure 29:      | Limit line set 1 $\Omega$ emission test method for global pins                                | 69 |
| Figure 30:      | Limit line set 1 $\Omega$ emission test method for local pins                                 | 69 |
| Figure 31:      | Limit line set for (G)TEM cell emission test method                                           | 70 |
| Figure 32:      | Limit line set for IC stripline emission test method                                          | 70 |
| Figure 33:      | Limit line 150 $\Omega$ for port pins of microcontrollers with external digital bus systems   | 71 |
| Figure 34:      | Limit line 150 $\Omega$ for supply pins of microcontrollers with external digital bus systems | 72 |
| Figure 35:      | (G)TEM cell limit for microcontrollers with external digital bus systems                      | 72 |
| Figure 36:      | IC Stripline (6,7 mm) limit for microcontrollers with external digital bus systems            | 73 |
| Figure 37:      | DPI limit line set for global pins                                                            | 74 |
| Figure 38:      | DPI limit line set for local pins                                                             | 75 |
| Figure 39:      | Limit line set for (G)TEM and IC stripline radiated immunity test method                      | 75 |
| Figure 40:      | 150 $\Omega$ network, attenuation chart of some example capacitor values                      | 80 |
| -<br>Figure 41: | Test setup radiated emission test                                                             | 82 |
| Figure 42:      | Test Setup Radiated Immunity Test                                                             | 82 |

| Figure 43: | DUT Setup position in GTEM cell                                                       | 83        |
|------------|---------------------------------------------------------------------------------------|-----------|
| Figure 44: | Layout recommendation 150 Ω network                                                   | 84        |
| Figure 45: | Layout recommendation 1 Ω network                                                     | 84        |
| Figure 46: | Layout recommendation DPI network                                                     | 85        |
| Figure 47: | TEM cell test PCB shape                                                               | 85        |
| Figure 48: | Test board layer stack for systems built of IC types microcontroller, RAM flash       | and<br>86 |
| Figure 49: | Component side                                                                        | 87        |
| Figure 50: | Detail of component side layer                                                        | 87        |
| Figure 51: | Inner layer 1                                                                         | 88        |
| Figure 52: | Inner layer 2                                                                         | 89        |
| Figure 53: | Inner layer 3                                                                         | 89        |
| Figure 54: | Inner layer 4                                                                         | 90        |
| Figure 55: | Solder side                                                                           | 90        |
| Figure 56: | Example of system level ESD test board with soldered IC in top- and botter layer view | om<br>91  |
| Figure 57: | Example of system level ESD test board and fixture                                    | 91        |
| Figure 58: | Recommended 4 layer stack up of a test board for IC type microcontroller              | 91        |
| Figure 59: | Top layer example of system level ESD test board with microcontroller                 | 92        |
| Figure 60: | Mid layer 1 example of system level ESD test board with microcontroller               | 92        |
| Figure 61: | Mid layer 2 example of system level ESD test board with microcontroller               | 93        |
| Figure 62: | Bottom layer example of system level ESD test board with microcontroller              | · 93      |
| Figure 63: | Example of system level ESD test board with IC connected via socket                   | 94        |
| Figure 64: | Micro strip line                                                                      | 95        |
| Figure 65: | Symmetrical stripline                                                                 | 95        |
| Figure 66: | Offset stripline                                                                      | 96        |
| Figure 67: | CW signal, AM signal and PM signal for constant peak test level                       | 98        |
| Figure 68: | Periodical trapezoidal signal, time domain                                            | 102       |
| Figure 69: | Fourier analysis of periodical signals (simplified calculation)                       | 103       |

# 16 List of Tables

| Table 1:  | Workflow to perform IC EMC measurements                                                   | 13        |
|-----------|-------------------------------------------------------------------------------------------|-----------|
| Table 2:  | Conducted test methods                                                                    | 14        |
| Table 3:  | Radiated test methods                                                                     | 14        |
| Table 4:  | Transient test methods                                                                    | 14        |
| Table 5:  | ESD Test methods                                                                          | 14        |
| Table 6:  | General test parameters: Emission with RF receiver                                        | 15        |
| Table 7:  | General test parameters: Emission with RF analyser                                        | 15        |
| Table 8:  | General test parameters for immunity                                                      | 16        |
| Table 9:  | Modulation frequency ranges                                                               | 16        |
| Table 10: | Pulse parameter definitions                                                               | 17        |
| Table 11: | ESD test definition                                                                       | 18        |
| Table 12: | Test procedure system level ESD                                                           | 18        |
| Table 13: | Matrix showing which typical IC function module is integrated in several we known ICs     | ell<br>23 |
| Table 14: | Conducted tests: Coupling and injection points                                            | 25        |
| Table 15: | Selection guide conducted RF emission                                                     | 26        |
| Table 16: | Selection guide conducted RF immunity                                                     | 27        |
| Table 17: | Pulse affected pins according to IEC62215-3                                               | 28        |
| Table 18: | IC function module to transient exposure pin category matrix                              | 28        |
| Table 19: | Transient immunity test circuit selection                                                 | 29        |
| Table 20: | Selection guide conducted transient immunity                                              | 30        |
| Table 21: | Selection guide radiated emission                                                         | 31        |
| Table 22: | Selection guide radiated immunity                                                         | 31        |
| Table 23: | Network for emission, immunity and transients tests for IC module line driv               | er33      |
| Table 24: | Network for immunity and transients tests for IC module line receiver                     | 34        |
| Table 25: | Network for emission, immunity and transients tests for IC module symmetrical line driver | 35        |
| Table 26: | Network for immunity and transients tests for IC module symmetrical line receiver         | 36        |
| Table 27: | Network for emission, immunity and transients tests for IC module regiona driver          | l<br>38   |
| Table 28: | Network for immunity and transients tests for IC module regional input                    | 39        |
| Table 29: | Network for emission, immunity and transients tests for IC module high sid driver         | le<br>42  |
| Table 30: | Network for emission and immunity tests for IC module low side driver                     | 45        |
| Table 31: | Network for emission and immunity tests for IC module supply                              | 47        |
| Table 32: | Network for immunity tests for IC module oscillator                                       | 48        |
| Table 33: | External components global supply pin                                                     | 49        |
| Table 34: | External components global port pin                                                       | 49        |
| Table 35: | Example of a failure criteria table                                                       | 51        |
| Table 36: | Definition of performance classes                                                         | 52        |
| Table 37: | Emission test configuration for ICs without CPU                                           | 57        |
| Table 38: | Immunity test configuration for ICs without CPU                                           | 59        |
| Table 39: | Test initialization software module for cores containing a CPU                            | 62        |
| Table 40: | Immunity test configuration for ICs with CPU                                              | 63        |
| Table 41: | Test loop software module for cores containing a CPU                                      | 65        |
| Table 42: | EMC limits for automotive ICs                                                             | 66        |
| Table 43: | General emission limit classes                                                            | 67        |

| Table 44: | General immunity limit classes                                                               | 74  |
|-----------|----------------------------------------------------------------------------------------------|-----|
| Table 45: | General immunity limit classes 12V                                                           | 76  |
| Table 46: | General immunity limit classes 24V                                                           | 76  |
| Table 47: | Preliminary limit classes for unpowered system level ESD tests                               | 77  |
| Table 48: | List of contact persons                                                                      | 79  |
| Table 49: | Limit frequencies of modified DC block capacitor values in 150 $\boldsymbol{\Omega}$ network | 80  |
| Table 50: | IC EMC specification, IC type with CPU, emission                                             | 100 |
| Table 51: | IC EMC specification, IC type with CPU, part 1 immunity                                      | 100 |
| Table 52: | IC EMC specification, IC type with CPU, part 2 failure criteria                              | 101 |
| Table 53: | Structure of an IC EMC specification, part 1 pulse immunity                                  | 101 |
| Table 54: | Structure of an IC EMC specification, part 2 pulse immunity                                  | 101 |
| Table 55: | Structure of an IC EMC specification, part system level ESD                                  | 101 |



ZVEI - German Electrical and Electronic Manufacturers' Association Electronic Components and Systems Division Lyoner Strasse 9 60528 Frankfurt am Main, Germany

Phone: +49 69 6302-276 Fax: +49 69 6302-407 E-mail: zvei-be@zvei.org www.zvei.org/ecs

.